123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809 |
- #ifndef STM32H7xx_HAL_PWR_H
- #define STM32H7xx_HAL_PWR_H
- #ifdef __cplusplus
- extern "C" {
- #endif
- #include "stm32h7xx_hal_def.h"
- typedef struct
- {
- uint32_t PVDLevel;
- uint32_t Mode;
- }PWR_PVDTypeDef;
- #define PWR_PVDLEVEL_0 PWR_CR1_PLS_LEV0
- #define PWR_PVDLEVEL_1 PWR_CR1_PLS_LEV1
- #define PWR_PVDLEVEL_2 PWR_CR1_PLS_LEV2
- #define PWR_PVDLEVEL_3 PWR_CR1_PLS_LEV3
- #define PWR_PVDLEVEL_4 PWR_CR1_PLS_LEV4
- #define PWR_PVDLEVEL_5 PWR_CR1_PLS_LEV5
- #define PWR_PVDLEVEL_6 PWR_CR1_PLS_LEV6
- #define PWR_PVDLEVEL_7 PWR_CR1_PLS_LEV7
- #define PWR_PVD_MODE_NORMAL (0x00000000U)
- #define PWR_PVD_MODE_IT_RISING (0x00010001U)
- #define PWR_PVD_MODE_IT_FALLING (0x00010002U)
- #define PWR_PVD_MODE_IT_RISING_FALLING (0x00010003U)
- #define PWR_PVD_MODE_EVENT_RISING (0x00020001U)
- #define PWR_PVD_MODE_EVENT_FALLING (0x00020002U)
- #define PWR_PVD_MODE_EVENT_RISING_FALLING (0x00020003U)
- #define PWR_MAINREGULATOR_ON (0U)
- #define PWR_LOWPOWERREGULATOR_ON PWR_CR1_LPDS
- #define PWR_SLEEPENTRY_WFI (0x01U)
- #define PWR_SLEEPENTRY_WFE (0x02U)
- #define PWR_STOPENTRY_WFI (0x01U)
- #define PWR_STOPENTRY_WFE (0x02U)
- #if defined(PWR_SRDCR_VOS)
- #define PWR_REGULATOR_VOLTAGE_SCALE0 (PWR_SRDCR_VOS_1 | PWR_SRDCR_VOS_0)
- #define PWR_REGULATOR_VOLTAGE_SCALE1 (PWR_SRDCR_VOS_1)
- #define PWR_REGULATOR_VOLTAGE_SCALE2 (PWR_SRDCR_VOS_0)
- #define PWR_REGULATOR_VOLTAGE_SCALE3 (0U)
- #else
- #define PWR_REGULATOR_VOLTAGE_SCALE0 (0U)
- #define PWR_REGULATOR_VOLTAGE_SCALE1 (PWR_D3CR_VOS_1 | PWR_D3CR_VOS_0)
- #define PWR_REGULATOR_VOLTAGE_SCALE2 (PWR_D3CR_VOS_1)
- #define PWR_REGULATOR_VOLTAGE_SCALE3 (PWR_D3CR_VOS_0)
- #endif
- #define PWR_FLAG_STOP (0x01U)
- #if defined (PWR_CPUCR_SBF_D2)
- #define PWR_FLAG_SB_D1 (0x02U)
- #define PWR_FLAG_SB_D2 (0x03U)
- #endif
- #define PWR_FLAG_SB (0x04U)
- #if defined (DUAL_CORE)
- #define PWR_FLAG_CPU_HOLD (0x05U)
- #define PWR_FLAG_CPU2_HOLD (0x06U)
- #define PWR_FLAG2_STOP (0x07U)
- #define PWR_FLAG2_SB_D1 (0x08U)
- #define PWR_FLAG2_SB_D2 (0x09U)
- #define PWR_FLAG2_SB (0x0AU)
- #endif
- #define PWR_FLAG_PVDO (0x0BU)
- #define PWR_FLAG_AVDO (0x0CU)
- #define PWR_FLAG_ACTVOSRDY (0x0DU)
- #define PWR_FLAG_ACTVOS (0x0EU)
- #define PWR_FLAG_BRR (0x0FU)
- #define PWR_FLAG_VOSRDY (0x10U)
- #if defined (SMPS)
- #define PWR_FLAG_SMPSEXTRDY (0x11U)
- #else
- #define PWR_FLAG_SCUEN (0x11U)
- #endif
- #if defined (PWR_CSR1_MMCVDO)
- #define PWR_FLAG_MMCVDO (0x12U)
- #endif
- #define PWR_FLAG_USB33RDY (0x13U)
- #define PWR_FLAG_TEMPH (0x14U)
- #define PWR_FLAG_TEMPL (0x15U)
- #define PWR_FLAG_VBATH (0x16U)
- #define PWR_FLAG_VBATL (0x17U)
- #define PWR_FLAG_WKUP1 PWR_WKUPCR_WKUPC1
- #define PWR_FLAG_WKUP2 PWR_WKUPCR_WKUPC2
- #define PWR_FLAG_WKUP3 PWR_WKUPCR_WKUPC3
- #define PWR_FLAG_WKUP4 PWR_WKUPCR_WKUPC4
- #define PWR_FLAG_WKUP5 PWR_WKUPCR_WKUPC5
- #define PWR_FLAG_WKUP6 PWR_WKUPCR_WKUPC6
- #define PWR_EWUP_MASK (0x0FFF3F3FU)
- #if defined (PWR_SRDCR_VOS)
- #define __HAL_PWR_VOLTAGESCALING_CONFIG(__REGULATOR__) \
- do { \
- __IO uint32_t tmpreg = 0x00; \
- \
- MODIFY_REG(PWR->SRDCR, PWR_SRDCR_VOS, (__REGULATOR__)); \
- \
- tmpreg = READ_BIT(PWR->SRDCR, PWR_SRDCR_VOS); \
- UNUSED(tmpreg); \
- } while(0)
- #else
- #if defined(SYSCFG_PWRCR_ODEN)
- #define __HAL_PWR_VOLTAGESCALING_CONFIG(__REGULATOR__) \
- do { \
- __IO uint32_t tmpreg = 0x00; \
- \
- if((__REGULATOR__) == PWR_REGULATOR_VOLTAGE_SCALE0) \
- { \
- \
- MODIFY_REG(PWR->D3CR, PWR_D3CR_VOS, PWR_REGULATOR_VOLTAGE_SCALE1); \
- \
- tmpreg = READ_BIT(PWR->D3CR, PWR_D3CR_VOS); \
- \
- SET_BIT(SYSCFG->PWRCR, SYSCFG_PWRCR_ODEN); \
- \
- tmpreg = READ_BIT(SYSCFG->PWRCR, SYSCFG_PWRCR_ODEN); \
- } \
- else \
- { \
- \
- CLEAR_BIT(SYSCFG->PWRCR, SYSCFG_PWRCR_ODEN); \
- \
- tmpreg = READ_BIT(SYSCFG->PWRCR, SYSCFG_PWRCR_ODEN); \
- \
- MODIFY_REG(PWR->D3CR, PWR_D3CR_VOS, (__REGULATOR__)); \
- \
- tmpreg = READ_BIT(PWR->D3CR, PWR_D3CR_VOS); \
- } \
- UNUSED(tmpreg); \
- } while(0)
- #else
- #define __HAL_PWR_VOLTAGESCALING_CONFIG(__REGULATOR__) \
- do { \
- __IO uint32_t tmpreg = 0x00; \
- \
- MODIFY_REG (PWR->D3CR, PWR_D3CR_VOS, (__REGULATOR__)); \
- \
- tmpreg = READ_BIT(PWR->D3CR, PWR_D3CR_VOS); \
- UNUSED(tmpreg); \
- } while(0)
- #endif
- #endif
- #if defined (DUAL_CORE)
- #define __HAL_PWR_GET_FLAG(__FLAG__) \
- (((__FLAG__) == PWR_FLAG_PVDO) ? ((PWR->CSR1 & PWR_CSR1_PVDO) == PWR_CSR1_PVDO) :\
- ((__FLAG__) == PWR_FLAG_AVDO) ? ((PWR->CSR1 & PWR_CSR1_AVDO) == PWR_CSR1_AVDO) :\
- ((__FLAG__) == PWR_FLAG_ACTVOSRDY) ? ((PWR->CSR1 & PWR_CSR1_ACTVOSRDY) == PWR_CSR1_ACTVOSRDY) :\
- ((__FLAG__) == PWR_FLAG_VOSRDY) ? ((PWR->D3CR & PWR_D3CR_VOSRDY) == PWR_D3CR_VOSRDY) :\
- ((__FLAG__) == PWR_FLAG_SMPSEXTRDY) ? ((PWR->CR3 & PWR_CR3_SMPSEXTRDY) == PWR_CR3_SMPSEXTRDY) :\
- ((__FLAG__) == PWR_FLAG_BRR) ? ((PWR->CR2 & PWR_CR2_BRRDY) == PWR_CR2_BRRDY) :\
- ((__FLAG__) == PWR_FLAG_CPU_HOLD) ? ((PWR->CPU2CR & PWR_CPU2CR_HOLD1F) == PWR_CPU2CR_HOLD1F) :\
- ((__FLAG__) == PWR_FLAG_CPU2_HOLD) ? ((PWR->CPUCR & PWR_CPUCR_HOLD2F) == PWR_CPUCR_HOLD2F) :\
- ((__FLAG__) == PWR_FLAG_SB) ? ((PWR->CPUCR & PWR_CPUCR_SBF) == PWR_CPUCR_SBF) :\
- ((__FLAG__) == PWR_FLAG2_SB) ? ((PWR->CPU2CR & PWR_CPU2CR_SBF) == PWR_CPU2CR_SBF) :\
- ((__FLAG__) == PWR_FLAG_STOP) ? ((PWR->CPUCR & PWR_CPUCR_STOPF) == PWR_CPUCR_STOPF) :\
- ((__FLAG__) == PWR_FLAG2_STOP) ? ((PWR->CPU2CR & PWR_CPU2CR_STOPF) == PWR_CPU2CR_STOPF) :\
- ((__FLAG__) == PWR_FLAG_SB_D1) ? ((PWR->CPUCR & PWR_CPUCR_SBF_D1) == PWR_CPUCR_SBF_D1) :\
- ((__FLAG__) == PWR_FLAG2_SB_D1) ? ((PWR->CPU2CR & PWR_CPU2CR_SBF_D1) == PWR_CPU2CR_SBF_D1) :\
- ((__FLAG__) == PWR_FLAG_SB_D2) ? ((PWR->CPUCR & PWR_CPUCR_SBF_D2) == PWR_CPUCR_SBF_D2) :\
- ((__FLAG__) == PWR_FLAG2_SB_D2) ? ((PWR->CPU2CR & PWR_CPU2CR_SBF_D2) == PWR_CPU2CR_SBF_D2) :\
- ((__FLAG__) == PWR_FLAG_USB33RDY) ? ((PWR->CR3 & PWR_CR3_USB33RDY) == PWR_CR3_USB33RDY) :\
- ((__FLAG__) == PWR_FLAG_TEMPH) ? ((PWR->CR2 & PWR_CR2_TEMPH) == PWR_CR2_TEMPH) :\
- ((__FLAG__) == PWR_FLAG_TEMPL) ? ((PWR->CR2 & PWR_CR2_TEMPL) == PWR_CR2_TEMPL) :\
- ((__FLAG__) == PWR_FLAG_VBATH) ? ((PWR->CR2 & PWR_CR2_VBATH) == PWR_CR2_VBATH) :\
- ((PWR->CR2 & PWR_CR2_VBATL) == PWR_CR2_VBATL))
- #else
- #if defined (PWR_CPUCR_SBF_D2)
- #if defined (SMPS)
- #define __HAL_PWR_GET_FLAG(__FLAG__) \
- (((__FLAG__) == PWR_FLAG_PVDO) ? ((PWR->CSR1 & PWR_CSR1_PVDO) == PWR_CSR1_PVDO) :\
- ((__FLAG__) == PWR_FLAG_AVDO) ? ((PWR->CSR1 & PWR_CSR1_AVDO) == PWR_CSR1_AVDO) :\
- ((__FLAG__) == PWR_FLAG_ACTVOSRDY) ? ((PWR->CSR1 & PWR_CSR1_ACTVOSRDY) == PWR_CSR1_ACTVOSRDY) :\
- ((__FLAG__) == PWR_FLAG_VOSRDY) ? ((PWR->D3CR & PWR_D3CR_VOSRDY) == PWR_D3CR_VOSRDY) :\
- ((__FLAG__) == PWR_FLAG_SMPSEXTRDY) ? ((PWR->CR3 & PWR_FLAG_SMPSEXTRDY) == PWR_FLAG_SMPSEXTRDY) :\
- ((__FLAG__) == PWR_FLAG_BRR) ? ((PWR->CR2 & PWR_CR2_BRRDY) == PWR_CR2_BRRDY) :\
- ((__FLAG__) == PWR_FLAG_SB) ? ((PWR->CPUCR & PWR_CPUCR_SBF) == PWR_CPUCR_SBF) :\
- ((__FLAG__) == PWR_FLAG_STOP) ? ((PWR->CPUCR & PWR_CPUCR_STOPF) == PWR_CPUCR_STOPF) :\
- ((__FLAG__) == PWR_FLAG_SB_D1) ? ((PWR->CPUCR & PWR_CPUCR_SBF_D1) == PWR_CPUCR_SBF_D1) :\
- ((__FLAG__) == PWR_FLAG_SB_D2) ? ((PWR->CPUCR & PWR_CPUCR_SBF_D2) == PWR_CPUCR_SBF_D2) :\
- ((__FLAG__) == PWR_FLAG_USB33RDY) ? ((PWR->CR3 & PWR_CR3_USB33RDY) == PWR_CR3_USB33RDY) :\
- ((__FLAG__) == PWR_FLAG_TEMPH) ? ((PWR->CR2 & PWR_CR2_TEMPH) == PWR_CR2_TEMPH) :\
- ((__FLAG__) == PWR_FLAG_TEMPL) ? ((PWR->CR2 & PWR_CR2_TEMPL) == PWR_CR2_TEMPL) :\
- ((__FLAG__) == PWR_FLAG_VBATH) ? ((PWR->CR2 & PWR_CR2_VBATH) == PWR_CR2_VBATH) :\
- ((PWR->CR2 & PWR_CR2_VBATL) == PWR_CR2_VBATL))
- #else
- #define __HAL_PWR_GET_FLAG(__FLAG__) \
- (((__FLAG__) == PWR_FLAG_PVDO) ? ((PWR->CSR1 & PWR_CSR1_PVDO) == PWR_CSR1_PVDO) :\
- ((__FLAG__) == PWR_FLAG_AVDO) ? ((PWR->CSR1 & PWR_CSR1_AVDO) == PWR_CSR1_AVDO) :\
- ((__FLAG__) == PWR_FLAG_ACTVOSRDY) ? ((PWR->CSR1 & PWR_CSR1_ACTVOSRDY) == PWR_CSR1_ACTVOSRDY) :\
- ((__FLAG__) == PWR_FLAG_VOSRDY) ? ((PWR->D3CR & PWR_D3CR_VOSRDY) == PWR_D3CR_VOSRDY) :\
- ((__FLAG__) == PWR_FLAG_SCUEN) ? ((PWR->CR3 & PWR_CR3_SCUEN) == PWR_CR3_SCUEN) :\
- ((__FLAG__) == PWR_FLAG_BRR) ? ((PWR->CR2 & PWR_CR2_BRRDY) == PWR_CR2_BRRDY) :\
- ((__FLAG__) == PWR_FLAG_SB) ? ((PWR->CPUCR & PWR_CPUCR_SBF) == PWR_CPUCR_SBF) :\
- ((__FLAG__) == PWR_FLAG_STOP) ? ((PWR->CPUCR & PWR_CPUCR_STOPF) == PWR_CPUCR_STOPF) :\
- ((__FLAG__) == PWR_FLAG_SB_D1) ? ((PWR->CPUCR & PWR_CPUCR_SBF_D1) == PWR_CPUCR_SBF_D1) :\
- ((__FLAG__) == PWR_FLAG_SB_D2) ? ((PWR->CPUCR & PWR_CPUCR_SBF_D2) == PWR_CPUCR_SBF_D2) :\
- ((__FLAG__) == PWR_FLAG_USB33RDY) ? ((PWR->CR3 & PWR_CR3_USB33RDY) == PWR_CR3_USB33RDY) :\
- ((__FLAG__) == PWR_FLAG_TEMPH) ? ((PWR->CR2 & PWR_CR2_TEMPH) == PWR_CR2_TEMPH) :\
- ((__FLAG__) == PWR_FLAG_TEMPL) ? ((PWR->CR2 & PWR_CR2_TEMPL) == PWR_CR2_TEMPL) :\
- ((__FLAG__) == PWR_FLAG_VBATH) ? ((PWR->CR2 & PWR_CR2_VBATH) == PWR_CR2_VBATH) :\
- ((PWR->CR2 & PWR_CR2_VBATL) == PWR_CR2_VBATL))
- #endif
- #else
- #if defined (SMPS)
- #define __HAL_PWR_GET_FLAG(__FLAG__) \
- (((__FLAG__) == PWR_FLAG_PVDO) ? ((PWR->CSR1 & PWR_CSR1_PVDO) == PWR_CSR1_PVDO) :\
- ((__FLAG__) == PWR_FLAG_AVDO) ? ((PWR->CSR1 & PWR_CSR1_AVDO) == PWR_CSR1_AVDO) :\
- ((__FLAG__) == PWR_FLAG_ACTVOSRDY) ? ((PWR->CSR1 & PWR_CSR1_ACTVOSRDY) == PWR_CSR1_ACTVOSRDY) :\
- ((__FLAG__) == PWR_FLAG_BRR) ? ((PWR->CR2 & PWR_CR2_BRRDY) == PWR_CR2_BRRDY) :\
- ((__FLAG__) == PWR_FLAG_VOSRDY) ? ((PWR->SRDCR & PWR_SRDCR_VOSRDY) == PWR_SRDCR_VOSRDY) :\
- ((__FLAG__) == PWR_FLAG_STOP) ? ((PWR->CPUCR & PWR_CPUCR_STOPF) == PWR_CPUCR_STOPF) :\
- ((__FLAG__) == PWR_FLAG_SB) ? ((PWR->CPUCR & PWR_CPUCR_SBF) == PWR_CPUCR_SBF) :\
- ((__FLAG__) == PWR_FLAG_MMCVDO) ? ((PWR->CSR1 & PWR_CSR1_MMCVDO) == PWR_CSR1_MMCVDO) :\
- ((__FLAG__) == PWR_FLAG_SMPSEXTRDY) ? ((PWR->CR3 & PWR_CR3_SMPSEXTRDY) == PWR_CR3_SMPSEXTRDY) :\
- ((__FLAG__) == PWR_FLAG_USB33RDY) ? ((PWR->CR3 & PWR_CR3_USB33RDY) == PWR_CR3_USB33RDY) :\
- ((__FLAG__) == PWR_FLAG_TEMPH) ? ((PWR->CR2 & PWR_CR2_TEMPH) == PWR_CR2_TEMPH) :\
- ((__FLAG__) == PWR_FLAG_TEMPL) ? ((PWR->CR2 & PWR_CR2_TEMPL) == PWR_CR2_TEMPL) :\
- ((__FLAG__) == PWR_FLAG_VBATH) ? ((PWR->CR2 & PWR_CR2_VBATH) == PWR_CR2_VBATH) :\
- ((PWR->CR2 & PWR_CR2_VBATL) == PWR_CR2_VBATL))
- #else
- #define __HAL_PWR_GET_FLAG(__FLAG__) \
- (((__FLAG__) == PWR_FLAG_PVDO) ? ((PWR->CSR1 & PWR_CSR1_PVDO) == PWR_CSR1_PVDO) :\
- ((__FLAG__) == PWR_FLAG_AVDO) ? ((PWR->CSR1 & PWR_CSR1_AVDO) == PWR_CSR1_AVDO) :\
- ((__FLAG__) == PWR_FLAG_ACTVOSRDY) ? ((PWR->CSR1 & PWR_CSR1_ACTVOSRDY) == PWR_CSR1_ACTVOSRDY) :\
- ((__FLAG__) == PWR_FLAG_BRR) ? ((PWR->CR2 & PWR_CR2_BRRDY) == PWR_CR2_BRRDY) :\
- ((__FLAG__) == PWR_FLAG_VOSRDY) ? ((PWR->SRDCR & PWR_SRDCR_VOSRDY) == PWR_SRDCR_VOSRDY) :\
- ((__FLAG__) == PWR_FLAG_SCUEN) ? ((PWR->CR3 & PWR_CR3_SCUEN) == PWR_CR3_SCUEN) :\
- ((__FLAG__) == PWR_FLAG_STOP) ? ((PWR->CPUCR & PWR_CPUCR_STOPF) == PWR_CPUCR_STOPF) :\
- ((__FLAG__) == PWR_FLAG_SB) ? ((PWR->CPUCR & PWR_CPUCR_SBF) == PWR_CPUCR_SBF) :\
- ((__FLAG__) == PWR_FLAG_MMCVDO) ? ((PWR->CSR1 & PWR_CSR1_MMCVDO) == PWR_CSR1_MMCVDO) :\
- ((__FLAG__) == PWR_FLAG_USB33RDY) ? ((PWR->CR3 & PWR_CR3_USB33RDY) == PWR_CR3_USB33RDY) :\
- ((__FLAG__) == PWR_FLAG_TEMPH) ? ((PWR->CR2 & PWR_CR2_TEMPH) == PWR_CR2_TEMPH) :\
- ((__FLAG__) == PWR_FLAG_TEMPL) ? ((PWR->CR2 & PWR_CR2_TEMPL) == PWR_CR2_TEMPL) :\
- ((__FLAG__) == PWR_FLAG_VBATH) ? ((PWR->CR2 & PWR_CR2_VBATH) == PWR_CR2_VBATH) :\
- ((PWR->CR2 & PWR_CR2_VBATL) == PWR_CR2_VBATL))
- #endif
- #endif
- #endif
- #define __HAL_PWR_GET_WAKEUPFLAG(__FLAG__) ((PWR->WKUPFR & (__FLAG__)) ? 0 : 1)
- #if defined (DUAL_CORE)
- #define __HAL_PWR_CLEAR_FLAG(__FLAG__) \
- do { \
- SET_BIT(PWR->CPUCR, PWR_CPUCR_CSSF); \
- SET_BIT(PWR->CPU2CR, PWR_CPU2CR_CSSF); \
- } while(0)
- #else
- #define __HAL_PWR_CLEAR_FLAG(__FLAG__) SET_BIT(PWR->CPUCR, PWR_CPUCR_CSSF)
- #endif
- #define __HAL_PWR_CLEAR_WAKEUPFLAG(__FLAG__) SET_BIT(PWR->WKUPCR, (__FLAG__))
- #define __HAL_PWR_PVD_EXTI_ENABLE_IT() SET_BIT(EXTI->IMR1, PWR_EXTI_LINE_PVD)
- #if defined (DUAL_CORE)
- #define __HAL_PWR_PVD_EXTID2_ENABLE_IT() SET_BIT(EXTI_D2->IMR1, PWR_EXTI_LINE_PVD)
- #endif
- #define __HAL_PWR_PVD_EXTI_DISABLE_IT() CLEAR_BIT(EXTI->IMR1, PWR_EXTI_LINE_PVD)
- #if defined (DUAL_CORE)
- #define __HAL_PWR_PVD_EXTID2_DISABLE_IT() CLEAR_BIT(EXTI_D2->IMR1, PWR_EXTI_LINE_PVD)
- #endif
- #define __HAL_PWR_PVD_EXTI_ENABLE_EVENT() SET_BIT(EXTI->EMR1, PWR_EXTI_LINE_PVD)
- #if defined (DUAL_CORE)
- #define __HAL_PWR_PVD_EXTID2_ENABLE_EVENT() SET_BIT(EXTI_D2->EMR1, PWR_EXTI_LINE_PVD)
- #endif
- #define __HAL_PWR_PVD_EXTI_DISABLE_EVENT() CLEAR_BIT(EXTI->EMR1, PWR_EXTI_LINE_PVD)
- #if defined (DUAL_CORE)
- #define __HAL_PWR_PVD_EXTID2_DISABLE_EVENT() CLEAR_BIT(EXTI_D2->EMR1, PWR_EXTI_LINE_PVD)
- #endif
- #define __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE() SET_BIT(EXTI->RTSR1, PWR_EXTI_LINE_PVD)
- #define __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE() CLEAR_BIT(EXTI->RTSR1, PWR_EXTI_LINE_PVD)
- #define __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE() SET_BIT(EXTI->FTSR1, PWR_EXTI_LINE_PVD)
- #define __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE() CLEAR_BIT(EXTI->FTSR1, PWR_EXTI_LINE_PVD)
- #define __HAL_PWR_PVD_EXTI_ENABLE_RISING_FALLING_EDGE() \
- do { \
- __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE(); \
- __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE(); \
- } while(0);
- #define __HAL_PWR_PVD_EXTI_DISABLE_RISING_FALLING_EDGE() \
- do { \
- __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE(); \
- __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE(); \
- } while(0);
- #define __HAL_PWR_PVD_EXTI_GET_FLAG() ((READ_BIT(EXTI->PR1, PWR_EXTI_LINE_PVD) == PWR_EXTI_LINE_PVD) ? 1UL : 0UL)
- #if defined (DUAL_CORE)
- #define __HAL_PWR_PVD_EXTID2_GET_FLAG() ((READ_BIT(EXTI_D2->PR1, PWR_EXTI_LINE_PVD) == PWR_EXTI_LINE_PVD) ? 1UL : 0UL)
- #endif
- #define __HAL_PWR_PVD_EXTI_CLEAR_FLAG() SET_BIT(EXTI->PR1, PWR_EXTI_LINE_PVD)
- #if defined (DUAL_CORE)
- #define __HAL_PWR_PVD_EXTID2_CLEAR_FLAG() SET_BIT(EXTI_D2->PR1, PWR_EXTI_LINE_PVD)
- #endif
- #define __HAL_PWR_PVD_EXTI_GENERATE_SWIT() SET_BIT(EXTI->SWIER1, PWR_EXTI_LINE_PVD)
- #include "stm32h7xx_hal_pwr_ex.h"
- void HAL_PWR_DeInit (void);
- void HAL_PWR_EnableBkUpAccess (void);
- void HAL_PWR_DisableBkUpAccess (void);
- void HAL_PWR_ConfigPVD (PWR_PVDTypeDef *sConfigPVD);
- void HAL_PWR_EnablePVD (void);
- void HAL_PWR_DisablePVD (void);
- void HAL_PWR_EnableWakeUpPin (uint32_t WakeUpPinPolarity);
- void HAL_PWR_DisableWakeUpPin (uint32_t WakeUpPinx);
- void HAL_PWR_EnterSTOPMode (uint32_t Regulator, uint8_t STOPEntry);
- void HAL_PWR_EnterSLEEPMode (uint32_t Regulator, uint8_t SLEEPEntry);
- void HAL_PWR_EnterSTANDBYMode (void);
- void HAL_PWR_PVD_IRQHandler (void);
- void HAL_PWR_PVDCallback (void);
- void HAL_PWR_EnableSleepOnExit (void);
- void HAL_PWR_DisableSleepOnExit (void);
- void HAL_PWR_EnableSEVOnPend (void);
- void HAL_PWR_DisableSEVOnPend (void);
- #define PWR_EXTI_LINE_PVD EXTI_IMR1_IM16
- #define IS_PWR_PVD_LEVEL(LEVEL) (((LEVEL) == PWR_PVDLEVEL_0) ||\
- ((LEVEL) == PWR_PVDLEVEL_1) ||\
- ((LEVEL) == PWR_PVDLEVEL_2) ||\
- ((LEVEL) == PWR_PVDLEVEL_3) ||\
- ((LEVEL) == PWR_PVDLEVEL_4) ||\
- ((LEVEL) == PWR_PVDLEVEL_5) ||\
- ((LEVEL) == PWR_PVDLEVEL_6) ||\
- ((LEVEL) == PWR_PVDLEVEL_7))
- #define IS_PWR_PVD_MODE(MODE) (((MODE) == PWR_PVD_MODE_IT_RISING) ||\
- ((MODE) == PWR_PVD_MODE_IT_FALLING) ||\
- ((MODE) == PWR_PVD_MODE_IT_RISING_FALLING) ||\
- ((MODE) == PWR_PVD_MODE_EVENT_RISING) ||\
- ((MODE) == PWR_PVD_MODE_EVENT_FALLING) ||\
- ((MODE) == PWR_PVD_MODE_EVENT_RISING_FALLING) ||\
- ((MODE) == PWR_PVD_MODE_NORMAL))
- #define IS_PWR_REGULATOR(REGULATOR) (((REGULATOR) == PWR_MAINREGULATOR_ON) ||\
- ((REGULATOR) == PWR_LOWPOWERREGULATOR_ON))
- #define IS_PWR_SLEEP_ENTRY(ENTRY) (((ENTRY) == PWR_SLEEPENTRY_WFI) ||\
- ((ENTRY) == PWR_SLEEPENTRY_WFE))
- #define IS_PWR_STOP_ENTRY(ENTRY) (((ENTRY) == PWR_STOPENTRY_WFI) ||\
- ((ENTRY) == PWR_STOPENTRY_WFE))
- #define IS_PWR_REGULATOR_VOLTAGE(VOLTAGE) (((VOLTAGE) == PWR_REGULATOR_VOLTAGE_SCALE0) || \
- ((VOLTAGE) == PWR_REGULATOR_VOLTAGE_SCALE1) || \
- ((VOLTAGE) == PWR_REGULATOR_VOLTAGE_SCALE2) || \
- ((VOLTAGE) == PWR_REGULATOR_VOLTAGE_SCALE3))
- #ifdef __cplusplus
- }
- #endif
- #endif
|