12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914 |
- /**
- ******************************************************************************
- * @file stm32h7xx_ll_bus.h
- * @author MCD Application Team
- * @brief Header file of BUS LL module.
- @verbatim
- ##### RCC Limitations #####
- ==============================================================================
- [..]
- A delay between an RCC peripheral clock enable and the effective peripheral
- enabling should be taken into account in order to manage the peripheral read/write
- from/to registers.
- (+) This delay depends on the peripheral mapping.
- (++) AHB & APB peripherals, 1 dummy read is necessary
- [..]
- Workarounds:
- (#) For AHB & APB peripherals, a dummy read to the peripheral register has been
- inserted in each LL_{BUS}_GRP{x}_EnableClock() function.
- @endverbatim
- ******************************************************************************
- * @attention
- *
- * Copyright (c) 2017 STMicroelectronics.
- * All rights reserved.
- *
- * This software is licensed under terms that can be found in the LICENSE file in
- * the root directory of this software component.
- * If no LICENSE file comes with this software, it is provided AS-IS.
- ******************************************************************************
- */
- /* Define to prevent recursive inclusion -------------------------------------*/
- #ifndef STM32H7xx_LL_BUS_H
- #define STM32H7xx_LL_BUS_H
- #ifdef __cplusplus
- extern "C" {
- #endif
- /* Includes ------------------------------------------------------------------*/
- #include "stm32h7xx.h"
- /** @addtogroup STM32H7xx_LL_Driver
- * @{
- */
- #if defined(RCC)
- /** @defgroup BUS_LL BUS
- * @{
- */
- /* Private variables ---------------------------------------------------------*/
- /* Private constants ---------------------------------------------------------*/
- /* Private macros ------------------------------------------------------------*/
- /* Exported types ------------------------------------------------------------*/
- /* Exported constants --------------------------------------------------------*/
- /** @defgroup BUS_LL_Exported_Constants BUS Exported Constants
- * @{
- */
- /** @defgroup BUS_LL_EC_AHB3_GRP1_PERIPH AHB3 GRP1 PERIPH
- * @{
- */
- #define LL_AHB3_GRP1_PERIPH_MDMA RCC_AHB3ENR_MDMAEN
- #define LL_AHB3_GRP1_PERIPH_DMA2D RCC_AHB3ENR_DMA2DEN
- #if defined(JPEG)
- #define LL_AHB3_GRP1_PERIPH_JPGDEC RCC_AHB3ENR_JPGDECEN
- #endif /* JPEG */
- #define LL_AHB3_GRP1_PERIPH_FMC RCC_AHB3ENR_FMCEN
- #if defined(QUADSPI)
- #define LL_AHB3_GRP1_PERIPH_QSPI RCC_AHB3ENR_QSPIEN
- #endif /* QUADSPI */
- #if defined(OCTOSPI1) || defined(OCTOSPI2)
- #define LL_AHB3_GRP1_PERIPH_OSPI1 RCC_AHB3ENR_OSPI1EN
- #define LL_AHB3_GRP1_PERIPH_OSPI2 RCC_AHB3ENR_OSPI2EN
- #endif /*(OCTOSPI1) || (OCTOSPI2)*/
- #if defined(OCTOSPIM)
- #define LL_AHB3_GRP1_PERIPH_OCTOSPIM RCC_AHB3ENR_IOMNGREN
- #endif /* OCTOSPIM */
- #if defined(OTFDEC1) || defined(OTFDEC2)
- #define LL_AHB3_GRP1_PERIPH_OTFDEC1 RCC_AHB3ENR_OTFDEC1EN
- #define LL_AHB3_GRP1_PERIPH_OTFDEC2 RCC_AHB3ENR_OTFDEC2EN
- #endif /* (OTFDEC1) || (OTFDEC2) */
- #if defined(GFXMMU)
- #define LL_AHB3_GRP1_PERIPH_GFXMMU RCC_AHB3ENR_GFXMMUEN
- #endif /* GFXMMU */
- #define LL_AHB3_GRP1_PERIPH_SDMMC1 RCC_AHB3ENR_SDMMC1EN
- #define LL_AHB3_GRP1_PERIPH_FLASH RCC_AHB3LPENR_FLASHLPEN
- #define LL_AHB3_GRP1_PERIPH_DTCM1 RCC_AHB3LPENR_DTCM1LPEN
- #define LL_AHB3_GRP1_PERIPH_DTCM2 RCC_AHB3LPENR_DTCM2LPEN
- #define LL_AHB3_GRP1_PERIPH_ITCM RCC_AHB3LPENR_ITCMLPEN
- #if defined(RCC_AHB3LPENR_AXISRAMLPEN)
- #define LL_AHB3_GRP1_PERIPH_AXISRAM RCC_AHB3LPENR_AXISRAMLPEN
- #else
- #define LL_AHB3_GRP1_PERIPH_AXISRAM1 RCC_AHB3LPENR_AXISRAM1LPEN
- #define LL_AHB3_GRP1_PERIPH_AXISRAM LL_AHB3_GRP1_PERIPH_AXISRAM1 /* for backward compatibility*/
- #endif /* RCC_AHB3LPENR_AXISRAMLPEN */
- #if defined(CD_AXISRAM2_BASE)
- #define LL_AHB3_GRP1_PERIPH_AXISRAM2 RCC_AHB3LPENR_AXISRAM2LPEN
- #endif /* CD_AXISRAM2_BASE */
- #if defined(CD_AXISRAM3_BASE)
- #define LL_AHB3_GRP1_PERIPH_AXISRAM3 RCC_AHB3LPENR_AXISRAM3LPEN
- #endif /* CD_AXISRAM3_BASE */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_AHB1_GRP1_PERIPH AHB1 GRP1 PERIPH
- * @{
- */
- #define LL_AHB1_GRP1_PERIPH_DMA1 RCC_AHB1ENR_DMA1EN
- #define LL_AHB1_GRP1_PERIPH_DMA2 RCC_AHB1ENR_DMA2EN
- #define LL_AHB1_GRP1_PERIPH_ADC12 RCC_AHB1ENR_ADC12EN
- #if defined(DUAL_CORE)
- #define LL_AHB1_GRP1_PERIPH_ART RCC_AHB1ENR_ARTEN
- #endif /* DUAL_CORE */
- #if defined(RCC_AHB1ENR_CRCEN)
- #define LL_AHB1_GRP1_PERIPH_CRC RCC_AHB1ENR_CRCEN
- #endif /* RCC_AHB1ENR_CRCEN */
- #if defined(ETH)
- #define LL_AHB1_GRP1_PERIPH_ETH1MAC RCC_AHB1ENR_ETH1MACEN
- #define LL_AHB1_GRP1_PERIPH_ETH1TX RCC_AHB1ENR_ETH1TXEN
- #define LL_AHB1_GRP1_PERIPH_ETH1RX RCC_AHB1ENR_ETH1RXEN
- #endif /* ETH */
- #define LL_AHB1_GRP1_PERIPH_USB1OTGHS RCC_AHB1ENR_USB1OTGHSEN
- #define LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI RCC_AHB1ENR_USB1OTGHSULPIEN
- #if defined(USB2_OTG_FS)
- #define LL_AHB1_GRP1_PERIPH_USB2OTGHS RCC_AHB1ENR_USB2OTGHSEN
- #define LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI RCC_AHB1ENR_USB2OTGHSULPIEN
- #endif /* USB2_OTG_FS */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_AHB2_GRP1_PERIPH AHB2 GRP1 PERIPH
- * @{
- */
- #define LL_AHB2_GRP1_PERIPH_DCMI RCC_AHB2ENR_DCMIEN
- #if defined(HSEM) && defined(RCC_AHB2ENR_HSEMEN)
- #define LL_AHB2_GRP1_PERIPH_HSEM RCC_AHB2ENR_HSEMEN
- #endif /* HSEM && RCC_AHB2ENR_HSEMEN */
- #if defined(CRYP)
- #define LL_AHB2_GRP1_PERIPH_CRYP RCC_AHB2ENR_CRYPEN
- #endif /* CRYP */
- #if defined(HASH)
- #define LL_AHB2_GRP1_PERIPH_HASH RCC_AHB2ENR_HASHEN
- #endif /* HASH */
- #define LL_AHB2_GRP1_PERIPH_RNG RCC_AHB2ENR_RNGEN
- #define LL_AHB2_GRP1_PERIPH_SDMMC2 RCC_AHB2ENR_SDMMC2EN
- #if defined(FMAC)
- #define LL_AHB2_GRP1_PERIPH_FMAC RCC_AHB2ENR_FMACEN
- #endif /* FMAC */
- #if defined(CORDIC)
- #define LL_AHB2_GRP1_PERIPH_CORDIC RCC_AHB2ENR_CORDICEN
- #endif /* CORDIC */
- #if defined(BDMA1)
- #define LL_AHB2_GRP1_PERIPH_BDMA1 RCC_AHB2ENR_BDMA1EN
- #endif /* BDMA1 */
- #if defined(RCC_AHB2ENR_D2SRAM1EN)
- #define LL_AHB2_GRP1_PERIPH_D2SRAM1 RCC_AHB2ENR_D2SRAM1EN
- #else
- #define LL_AHB2_GRP1_PERIPH_AHBSRAM1 RCC_AHB2ENR_AHBSRAM1EN
- #define LL_AHB2_GRP1_PERIPH_D2SRAM1 LL_AHB2_GRP1_PERIPH_AHBSRAM1 /* for backward compatibility*/
- #endif /* RCC_AHB2ENR_D2SRAM1EN */
- #if defined(RCC_AHB2ENR_D2SRAM2EN)
- #define LL_AHB2_GRP1_PERIPH_D2SRAM2 RCC_AHB2ENR_D2SRAM2EN
- #else
- #define LL_AHB2_GRP1_PERIPH_AHBSRAM2 RCC_AHB2ENR_AHBSRAM2EN
- #define LL_AHB2_GRP1_PERIPH_D2SRAM2 LL_AHB2_GRP1_PERIPH_AHBSRAM2 /* for backward compatibility*/
- #endif /* RCC_AHB2ENR_D2SRAM2EN */
- #if defined(RCC_AHB2ENR_D2SRAM3EN)
- #define LL_AHB2_GRP1_PERIPH_D2SRAM3 RCC_AHB2ENR_D2SRAM3EN
- #endif /* RCC_AHB2ENR_D2SRAM3EN */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_AHB4_GRP1_PERIPH AHB4 GRP1 PERIPH
- * @{
- */
- #define LL_AHB4_GRP1_PERIPH_GPIOA RCC_AHB4ENR_GPIOAEN
- #define LL_AHB4_GRP1_PERIPH_GPIOB RCC_AHB4ENR_GPIOBEN
- #define LL_AHB4_GRP1_PERIPH_GPIOC RCC_AHB4ENR_GPIOCEN
- #define LL_AHB4_GRP1_PERIPH_GPIOD RCC_AHB4ENR_GPIODEN
- #define LL_AHB4_GRP1_PERIPH_GPIOE RCC_AHB4ENR_GPIOEEN
- #define LL_AHB4_GRP1_PERIPH_GPIOF RCC_AHB4ENR_GPIOFEN
- #define LL_AHB4_GRP1_PERIPH_GPIOG RCC_AHB4ENR_GPIOGEN
- #define LL_AHB4_GRP1_PERIPH_GPIOH RCC_AHB4ENR_GPIOHEN
- #if defined(GPIOI)
- #define LL_AHB4_GRP1_PERIPH_GPIOI RCC_AHB4ENR_GPIOIEN
- #endif /* GPIOI */
- #define LL_AHB4_GRP1_PERIPH_GPIOJ RCC_AHB4ENR_GPIOJEN
- #define LL_AHB4_GRP1_PERIPH_GPIOK RCC_AHB4ENR_GPIOKEN
- #if defined(RCC_AHB4ENR_CRCEN)
- #define LL_AHB4_GRP1_PERIPH_CRC RCC_AHB4ENR_CRCEN
- #endif /* RCC_AHB4ENR_CRCEN */
- #if defined(BDMA2)
- #define LL_AHB4_GRP1_PERIPH_BDMA2 RCC_AHB4ENR_BDMA2EN
- #define LL_AHB4_GRP1_PERIPH_BDMA LL_AHB4_GRP1_PERIPH_BDMA2 /* for backward compatibility*/
- #else
- #define LL_AHB4_GRP1_PERIPH_BDMA RCC_AHB4ENR_BDMAEN
- #endif /* BDMA2 */
- #if defined(ADC3)
- #define LL_AHB4_GRP1_PERIPH_ADC3 RCC_AHB4ENR_ADC3EN
- #endif /* ADC3 */
- #if defined(HSEM) && defined(RCC_AHB4ENR_HSEMEN)
- #define LL_AHB4_GRP1_PERIPH_HSEM RCC_AHB4ENR_HSEMEN
- #endif /* HSEM && RCC_AHB4ENR_HSEMEN*/
- #define LL_AHB4_GRP1_PERIPH_BKPRAM RCC_AHB4ENR_BKPRAMEN
- #if defined(RCC_AHB4LPENR_SRAM4LPEN)
- #define LL_AHB4_GRP1_PERIPH_SRAM4 RCC_AHB4LPENR_SRAM4LPEN
- #define LL_AHB4_GRP1_PERIPH_D3SRAM1 LL_AHB4_GRP1_PERIPH_SRAM4
- #else
- #define LL_AHB4_GRP1_PERIPH_SRDSRAM RCC_AHB4ENR_SRDSRAMEN
- #define LL_AHB4_GRP1_PERIPH_SRAM4 LL_AHB4_GRP1_PERIPH_SRDSRAM /* for backward compatibility*/
- #define LL_AHB4_GRP1_PERIPH_D3SRAM1 LL_AHB4_GRP1_PERIPH_SRDSRAM /* for backward compatibility*/
- #endif /* RCC_AHB4ENR_D3SRAM1EN */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_APB3_GRP1_PERIPH APB3 GRP1 PERIPH
- * @{
- */
- #if defined(LTDC)
- #define LL_APB3_GRP1_PERIPH_LTDC RCC_APB3ENR_LTDCEN
- #endif /* LTDC */
- #if defined(DSI)
- #define LL_APB3_GRP1_PERIPH_DSI RCC_APB3ENR_DSIEN
- #endif /* DSI */
- #define LL_APB3_GRP1_PERIPH_WWDG1 RCC_APB3ENR_WWDG1EN
- #if defined(RCC_APB3ENR_WWDGEN)
- #define LL_APB3_GRP1_PERIPH_WWDG LL_APB3_GRP1_PERIPH_WWDG1 /* for backward compatibility*/
- #endif /* RCC_APB3ENR_WWDGEN */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_APB1_GRP1_PERIPH APB1 GRP1 PERIPH
- * @{
- */
- #define LL_APB1_GRP1_PERIPH_TIM2 RCC_APB1LENR_TIM2EN
- #define LL_APB1_GRP1_PERIPH_TIM3 RCC_APB1LENR_TIM3EN
- #define LL_APB1_GRP1_PERIPH_TIM4 RCC_APB1LENR_TIM4EN
- #define LL_APB1_GRP1_PERIPH_TIM5 RCC_APB1LENR_TIM5EN
- #define LL_APB1_GRP1_PERIPH_TIM6 RCC_APB1LENR_TIM6EN
- #define LL_APB1_GRP1_PERIPH_TIM7 RCC_APB1LENR_TIM7EN
- #define LL_APB1_GRP1_PERIPH_TIM12 RCC_APB1LENR_TIM12EN
- #define LL_APB1_GRP1_PERIPH_TIM13 RCC_APB1LENR_TIM13EN
- #define LL_APB1_GRP1_PERIPH_TIM14 RCC_APB1LENR_TIM14EN
- #define LL_APB1_GRP1_PERIPH_LPTIM1 RCC_APB1LENR_LPTIM1EN
- #if defined(DUAL_CORE)
- #define LL_APB1_GRP1_PERIPH_WWDG2 RCC_APB1LENR_WWDG2EN
- #endif /*DUAL_CORE*/
- #define LL_APB1_GRP1_PERIPH_SPI2 RCC_APB1LENR_SPI2EN
- #define LL_APB1_GRP1_PERIPH_SPI3 RCC_APB1LENR_SPI3EN
- #define LL_APB1_GRP1_PERIPH_SPDIFRX RCC_APB1LENR_SPDIFRXEN
- #define LL_APB1_GRP1_PERIPH_USART2 RCC_APB1LENR_USART2EN
- #define LL_APB1_GRP1_PERIPH_USART3 RCC_APB1LENR_USART3EN
- #define LL_APB1_GRP1_PERIPH_UART4 RCC_APB1LENR_UART4EN
- #define LL_APB1_GRP1_PERIPH_UART5 RCC_APB1LENR_UART5EN
- #define LL_APB1_GRP1_PERIPH_I2C1 RCC_APB1LENR_I2C1EN
- #define LL_APB1_GRP1_PERIPH_I2C2 RCC_APB1LENR_I2C2EN
- #define LL_APB1_GRP1_PERIPH_I2C3 RCC_APB1LENR_I2C3EN
- #if defined(I2C5)
- #define LL_APB1_GRP1_PERIPH_I2C5 RCC_APB1LENR_I2C5EN
- #endif /* I2C5 */
- #if defined(RCC_APB1LENR_CECEN)
- #define LL_APB1_GRP1_PERIPH_CEC RCC_APB1LENR_CECEN
- #else
- #define LL_APB1_GRP1_PERIPH_HDMICEC RCC_APB1LENR_HDMICECEN
- #define LL_APB1_GRP1_PERIPH_CEC LL_APB1_GRP1_PERIPH_HDMICEC /* for backward compatibility*/
- #endif /* RCC_APB1LENR_CECEN */
- #define LL_APB1_GRP1_PERIPH_DAC12 RCC_APB1LENR_DAC12EN
- #define LL_APB1_GRP1_PERIPH_UART7 RCC_APB1LENR_UART7EN
- #define LL_APB1_GRP1_PERIPH_UART8 RCC_APB1LENR_UART8EN
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_APB1_GRP2_PERIPH APB1 GRP2 PERIPH
- * @{
- */
- #define LL_APB1_GRP2_PERIPH_CRS RCC_APB1HENR_CRSEN
- #define LL_APB1_GRP2_PERIPH_SWPMI1 RCC_APB1HENR_SWPMIEN
- #define LL_APB1_GRP2_PERIPH_OPAMP RCC_APB1HENR_OPAMPEN
- #define LL_APB1_GRP2_PERIPH_MDIOS RCC_APB1HENR_MDIOSEN
- #define LL_APB1_GRP2_PERIPH_FDCAN RCC_APB1HENR_FDCANEN
- #if defined(TIM23)
- #define LL_APB1_GRP2_PERIPH_TIM23 RCC_APB1HENR_TIM23EN
- #endif /* TIM23 */
- #if defined(TIM24)
- #define LL_APB1_GRP2_PERIPH_TIM24 RCC_APB1HENR_TIM24EN
- #endif /* TIM24 */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_APB2_GRP1_PERIPH APB2 GRP1 PERIPH
- * @{
- */
- #define LL_APB2_GRP1_PERIPH_TIM1 RCC_APB2ENR_TIM1EN
- #define LL_APB2_GRP1_PERIPH_TIM8 RCC_APB2ENR_TIM8EN
- #define LL_APB2_GRP1_PERIPH_USART1 RCC_APB2ENR_USART1EN
- #define LL_APB2_GRP1_PERIPH_USART6 RCC_APB2ENR_USART6EN
- #if defined(UART9)
- #define LL_APB2_GRP1_PERIPH_UART9 RCC_APB2ENR_UART9EN
- #endif /* UART9 */
- #if defined(USART10)
- #define LL_APB2_GRP1_PERIPH_USART10 RCC_APB2ENR_USART10EN
- #endif /* USART10 */
- #define LL_APB2_GRP1_PERIPH_SPI1 RCC_APB2ENR_SPI1EN
- #define LL_APB2_GRP1_PERIPH_SPI4 RCC_APB2ENR_SPI4EN
- #define LL_APB2_GRP1_PERIPH_TIM15 RCC_APB2ENR_TIM15EN
- #define LL_APB2_GRP1_PERIPH_TIM16 RCC_APB2ENR_TIM16EN
- #define LL_APB2_GRP1_PERIPH_TIM17 RCC_APB2ENR_TIM17EN
- #define LL_APB2_GRP1_PERIPH_SPI5 RCC_APB2ENR_SPI5EN
- #define LL_APB2_GRP1_PERIPH_SAI1 RCC_APB2ENR_SAI1EN
- #if defined(SAI2)
- #define LL_APB2_GRP1_PERIPH_SAI2 RCC_APB2ENR_SAI2EN
- #endif /* SAI2 */
- #if defined(SAI3)
- #define LL_APB2_GRP1_PERIPH_SAI3 RCC_APB2ENR_SAI3EN
- #endif /* SAI3 */
- #define LL_APB2_GRP1_PERIPH_DFSDM1 RCC_APB2ENR_DFSDM1EN
- #if defined(HRTIM1)
- #define LL_APB2_GRP1_PERIPH_HRTIM RCC_APB2ENR_HRTIMEN
- #endif /* HRTIM1 */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_APB4_GRP1_PERIPH APB4 GRP1 PERIPH
- * @{
- */
- #define LL_APB4_GRP1_PERIPH_SYSCFG RCC_APB4ENR_SYSCFGEN
- #define LL_APB4_GRP1_PERIPH_LPUART1 RCC_APB4ENR_LPUART1EN
- #define LL_APB4_GRP1_PERIPH_SPI6 RCC_APB4ENR_SPI6EN
- #define LL_APB4_GRP1_PERIPH_I2C4 RCC_APB4ENR_I2C4EN
- #define LL_APB4_GRP1_PERIPH_LPTIM2 RCC_APB4ENR_LPTIM2EN
- #define LL_APB4_GRP1_PERIPH_LPTIM3 RCC_APB4ENR_LPTIM3EN
- #if defined(LPTIM4)
- #define LL_APB4_GRP1_PERIPH_LPTIM4 RCC_APB4ENR_LPTIM4EN
- #endif /* LPTIM4 */
- #if defined(LPTIM5)
- #define LL_APB4_GRP1_PERIPH_LPTIM5 RCC_APB4ENR_LPTIM5EN
- #endif /* LPTIM5 */
- #if defined(DAC2)
- #define LL_APB4_GRP1_PERIPH_DAC2 RCC_APB4ENR_DAC2EN
- #endif /* DAC2 */
- #define LL_APB4_GRP1_PERIPH_COMP12 RCC_APB4ENR_COMP12EN
- #define LL_APB4_GRP1_PERIPH_VREF RCC_APB4ENR_VREFEN
- #define LL_APB4_GRP1_PERIPH_RTCAPB RCC_APB4ENR_RTCAPBEN
- #if defined(SAI4)
- #define LL_APB4_GRP1_PERIPH_SAI4 RCC_APB4ENR_SAI4EN
- #endif /* SAI4 */
- #if defined(DTS)
- #define LL_APB4_GRP1_PERIPH_DTS RCC_APB4ENR_DTSEN
- #endif /*DTS*/
- #if defined(DFSDM2_BASE)
- #define LL_APB4_GRP1_PERIPH_DFSDM2 RCC_APB4ENR_DFSDM2EN
- #endif /* DFSDM2_BASE */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_CLKAM_PERIPH CLKAM PERIPH
- * @{
- */
- #if defined(RCC_D3AMR_BDMAAMEN)
- #define LL_CLKAM_PERIPH_BDMA RCC_D3AMR_BDMAAMEN
- #else
- #define LL_CLKAM_PERIPH_BDMA2 RCC_SRDAMR_BDMA2AMEN
- #define LL_CLKAM_PERIPH_BDMA LL_CLKAM_PERIPH_BDMA2 /* for backward compatibility*/
- #endif /* RCC_D3AMR_BDMAAMEN */
- #if defined(RCC_SRDAMR_GPIOAMEN)
- #define LL_CLKAM_PERIPH_GPIO RCC_SRDAMR_GPIOAMEN
- #endif /* RCC_SRDAMR_GPIOAMEN */
- #if defined(RCC_D3AMR_LPUART1AMEN)
- #define LL_CLKAM_PERIPH_LPUART1 RCC_D3AMR_LPUART1AMEN
- #else
- #define LL_CLKAM_PERIPH_LPUART1 RCC_SRDAMR_LPUART1AMEN
- #endif /* RCC_D3AMR_LPUART1AMEN */
- #if defined(RCC_D3AMR_SPI6AMEN)
- #define LL_CLKAM_PERIPH_SPI6 RCC_D3AMR_SPI6AMEN
- #else
- #define LL_CLKAM_PERIPH_SPI6 RCC_SRDAMR_SPI6AMEN
- #endif /* RCC_D3AMR_SPI6AMEN */
- #if defined(RCC_D3AMR_I2C4AMEN)
- #define LL_CLKAM_PERIPH_I2C4 RCC_D3AMR_I2C4AMEN
- #else
- #define LL_CLKAM_PERIPH_I2C4 RCC_SRDAMR_I2C4AMEN
- #endif /* RCC_D3AMR_I2C4AMEN */
- #if defined(RCC_D3AMR_LPTIM2AMEN)
- #define LL_CLKAM_PERIPH_LPTIM2 RCC_D3AMR_LPTIM2AMEN
- #else
- #define LL_CLKAM_PERIPH_LPTIM2 RCC_SRDAMR_LPTIM2AMEN
- #endif /* RCC_D3AMR_LPTIM2AMEN */
- #if defined(RCC_D3AMR_LPTIM3AMEN)
- #define LL_CLKAM_PERIPH_LPTIM3 RCC_D3AMR_LPTIM3AMEN
- #else
- #define LL_CLKAM_PERIPH_LPTIM3 RCC_SRDAMR_LPTIM3AMEN
- #endif /* RCC_D3AMR_LPTIM3AMEN */
- #if defined(RCC_D3AMR_LPTIM4AMEN)
- #define LL_CLKAM_PERIPH_LPTIM4 RCC_D3AMR_LPTIM4AMEN
- #endif /* RCC_D3AMR_LPTIM4AMEN */
- #if defined(RCC_D3AMR_LPTIM5AMEN)
- #define LL_CLKAM_PERIPH_LPTIM5 RCC_D3AMR_LPTIM5AMEN
- #endif /* RCC_D3AMR_LPTIM5AMEN */
- #if defined(DAC2)
- #define LL_CLKAM_PERIPH_DAC2 RCC_SRDAMR_DAC2AMEN
- #endif /* DAC2 */
- #if defined(RCC_D3AMR_COMP12AMEN)
- #define LL_CLKAM_PERIPH_COMP12 RCC_D3AMR_COMP12AMEN
- #else
- #define LL_CLKAM_PERIPH_COMP12 RCC_SRDAMR_COMP12AMEN
- #endif /* RCC_D3AMR_COMP12AMEN */
- #if defined(RCC_D3AMR_VREFAMEN)
- #define LL_CLKAM_PERIPH_VREF RCC_D3AMR_VREFAMEN
- #else
- #define LL_CLKAM_PERIPH_VREF RCC_SRDAMR_VREFAMEN
- #endif /* RCC_D3AMR_VREFAMEN */
- #if defined(RCC_D3AMR_RTCAMEN)
- #define LL_CLKAM_PERIPH_RTC RCC_D3AMR_RTCAMEN
- #else
- #define LL_CLKAM_PERIPH_RTC RCC_SRDAMR_RTCAMEN
- #endif /* RCC_D3AMR_RTCAMEN */
- #if defined(RCC_D3AMR_CRCAMEN)
- #define LL_CLKAM_PERIPH_CRC RCC_D3AMR_CRCAMEN
- #endif /* RCC_D3AMR_CRCAMEN */
- #if defined(SAI4)
- #define LL_CLKAM_PERIPH_SAI4 RCC_D3AMR_SAI4AMEN
- #endif /* SAI4 */
- #if defined(ADC3)
- #define LL_CLKAM_PERIPH_ADC3 RCC_D3AMR_ADC3AMEN
- #endif /* ADC3 */
- #if defined(RCC_SRDAMR_DTSAMEN)
- #define LL_CLKAM_PERIPH_DTS RCC_SRDAMR_DTSAMEN
- #endif /* RCC_SRDAMR_DTSAMEN */
- #if defined(RCC_D3AMR_DTSAMEN)
- #define LL_CLKAM_PERIPH_DTS RCC_D3AMR_DTSAMEN
- #endif /* RCC_D3AMR_DTSAMEN */
- #if defined(DFSDM2_BASE)
- #define LL_CLKAM_PERIPH_DFSDM2 RCC_SRDAMR_DFSDM2AMEN
- #endif /* DFSDM2_BASE */
- #if defined(RCC_D3AMR_BKPRAMAMEN)
- #define LL_CLKAM_PERIPH_BKPRAM RCC_D3AMR_BKPRAMAMEN
- #else
- #define LL_CLKAM_PERIPH_BKPRAM RCC_SRDAMR_BKPRAMAMEN
- #endif /* RCC_D3AMR_BKPRAMAMEN */
- #if defined(RCC_D3AMR_SRAM4AMEN)
- #define LL_CLKAM_PERIPH_SRAM4 RCC_D3AMR_SRAM4AMEN
- #else
- #define LL_CLKAM_PERIPH_SRDSRAM RCC_SRDAMR_SRDSRAMAMEN
- #define LL_CLKAM_PERIPH_SRAM4 LL_CLKAM_PERIPH_SRDSRAM
- #endif /* RCC_D3AMR_SRAM4AMEN */
- /**
- * @}
- */
- #if defined(RCC_CKGAENR_AXICKG)
- /** @defgroup BUS_LL_EC_CKGA_PERIPH CKGA (AXI Clocks Gating) PERIPH
- * @{
- */
- #define LL_CKGA_PERIPH_AXI RCC_CKGAENR_AXICKG
- #define LL_CKGA_PERIPH_AHB RCC_CKGAENR_AHBCKG
- #define LL_CKGA_PERIPH_CPU RCC_CKGAENR_CPUCKG
- #define LL_CKGA_PERIPH_SDMMC RCC_CKGAENR_SDMMCCKG
- #define LL_CKGA_PERIPH_MDMA RCC_CKGAENR_MDMACKG
- #define LL_CKGA_PERIPH_DMA2D RCC_CKGAENR_DMA2DCKG
- #define LL_CKGA_PERIPH_LTDC RCC_CKGAENR_LTDCCKG
- #define LL_CKGA_PERIPH_GFXMMUM RCC_CKGAENR_GFXMMUMCKG
- #define LL_CKGA_PERIPH_AHB12 RCC_CKGAENR_AHB12CKG
- #define LL_CKGA_PERIPH_AHB34 RCC_CKGAENR_AHB34CKG
- #define LL_CKGA_PERIPH_FLIFT RCC_CKGAENR_FLIFTCKG
- #define LL_CKGA_PERIPH_OCTOSPI2 RCC_CKGAENR_OCTOSPI2CKG
- #define LL_CKGA_PERIPH_FMC RCC_CKGAENR_FMCCKG
- #define LL_CKGA_PERIPH_OCTOSPI1 RCC_CKGAENR_OCTOSPI1CKG
- #define LL_CKGA_PERIPH_AXIRAM1 RCC_CKGAENR_AXIRAM1CKG
- #define LL_CKGA_PERIPH_AXIRAM2 RCC_CKGAENR_AXIRAM2CKG
- #define LL_CKGA_PERIPH_AXIRAM3 RCC_CKGAENR_AXIRAM3CKG
- #define LL_CKGA_PERIPH_GFXMMUS RCC_CKGAENR_GFXMMUSCKG
- #define LL_CKGA_PERIPH_ECCRAM RCC_CKGAENR_ECCRAMCKG
- #define LL_CKGA_PERIPH_EXTI RCC_CKGAENR_EXTICKG
- #define LL_CKGA_PERIPH_JTAG RCC_CKGAENR_JTAGCKG
- /**
- * @}
- */
- #endif /* RCC_CKGAENR_AXICKG */
- /**
- * @}
- */
- /* Exported macro ------------------------------------------------------------*/
- /* Exported functions --------------------------------------------------------*/
- /** @defgroup BUS_LL_Exported_Functions BUS Exported Functions
- * @{
- */
- /** @defgroup BUS_LL_EF_AHB3 AHB3
- * @{
- */
- /**
- * @brief Enable AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_AHB3_GRP1_EnableClock\n
- * AHB3ENR DMA2DEN LL_AHB3_GRP1_EnableClock\n
- * AHB3ENR JPGDECEN LL_AHB3_GRP1_EnableClock\n
- * AHB3ENR FMCEN LL_AHB3_GRP1_EnableClock\n
- * AHB3ENR QSPIEN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OSPI1EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OSPI2EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR IOMNGREN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OTFDEC1EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OTFDEC2EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR GFXMMUEN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR SDMMC1EN LL_AHB3_GRP1_EnableClock\n
- * AHB3ENR FLASHEN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR DTCM1EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR DTCM2EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR ITCMEN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR AXISRAMEN LL_AHB3_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if AHB3 peripheral clock is enabled or not
- * @rmtoll AHB3ENR MDMAEN LL_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR DMA2DEN LL_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR JPGDECEN LL_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR FMCEN LL_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR QSPIEN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OSPI1EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OSPI2EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR IOMNGREN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OTFDEC1EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OTFDEC2EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR GFXMMUEN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR SDMMC1EN LL_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR FLASHEN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR DTCM1EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR DTCM2EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR ITCMEN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR AXISRAMEN LL_AHB3_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_AHB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->AHB3ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_AHB3_GRP1_DisableClock\n
- * AHB3ENR DMA2DEN LL_AHB3_GRP1_DisableClock\n
- * AHB3ENR JPGDECEN LL_AHB3_GRP1_DisableClock\n
- * AHB3ENR FMCEN LL_AHB3_GRP1_DisableClock\n
- * AHB3ENR QSPIEN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OSPI1EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OSPI2EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR IOMNGREN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OTFDEC1EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OTFDEC2EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR GFXMMUEN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR SDMMC1EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR FLASHEN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR DTCM1EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR DTCM2EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR ITCMEN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR AXISRAMEN LL_AHB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB3ENR, Periphs);
- }
- /**
- * @brief Force AHB3 peripherals reset.
- * @rmtoll AHB3RSTR MDMARST LL_AHB3_GRP1_ForceReset\n
- * AHB3RSTR DMA2DRST LL_AHB3_GRP1_ForceReset\n
- * AHB3RSTR JPGDECRST LL_AHB3_GRP1_ForceReset\n
- * AHB3RSTR FMCRST LL_AHB3_GRP1_ForceReset\n
- * AHB3RSTR QSPIRST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR OSPI1RST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR OSPI2RST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR IOMNGRRST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR OTFDEC1RST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR OTFDEC2RST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR GFXMMURST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR SDMMC1RST LL_AHB3_GRP1_ForceReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->AHB3RSTR, Periphs);
- }
- /**
- * @brief Release AHB3 peripherals reset.
- * @rmtoll AHB3RSTR MDMARST LL_AHB3_GRP1_ReleaseReset\n
- * AHB3RSTR DMA2DRST LL_AHB3_GRP1_ReleaseReset\n
- * AHB3RSTR JPGDECRST LL_AHB3_GRP1_ReleaseReset\n
- * AHB3RSTR FMCRST LL_AHB3_GRP1_ReleaseReset\n
- * AHB3RSTR QSPIRST LL_AHB3_GRP1_ReleaseReset\n
- * AHB3RSTR OSPI1RST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR OSPI2RST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR IOMNGRRST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR OTFDEC1RST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR OTFDEC2RST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR GFXMMURST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR SDMMC1RST LL_AHB3_GRP1_ReleaseReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB3RSTR, Periphs);
- }
- /**
- * @brief Enable AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FMCLPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR QSPILPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OSPI1LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OSPI2LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR IOMNGRLPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR GFXMMULPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR SDMMC1LPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_AHB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FMCLPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR QSPILPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR OSPI1LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OSPI2LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR IOMNGRLPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR GFXMMULPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR SDMMC1LPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_AHB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_AHB1 AHB1
- * @{
- */
- /**
- * @brief Enable AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR DMA2EN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR ADC12EN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR ARTEN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR CRCEN LL_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ETH1MACEN LL_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ETH1TXEN LL_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ETH1RXEN LL_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB2OTGHSEN LL_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_AHB1_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB1ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB1ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if AHB1 peripheral clock is enabled or not
- * @rmtoll AHB1ENR DMA1EN LL_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR DMA2EN LL_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ADC12EN LL_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ARTEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR CRCEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1MACEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1TXEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1RXEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB2OTGHSEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_AHB1_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_AHB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->AHB1ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_AHB1_GRP1_DisableClock\n
- * AHB1ENR DMA2EN LL_AHB1_GRP1_DisableClock\n
- * AHB1ENR ADC12EN LL_AHB1_GRP1_DisableClock\n
- * AHB1ENR ARTEN LL_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR CRCEN LL_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1MACEN LL_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1TXEN LL_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1RXEN LL_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB2OTGHSEN LL_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_AHB1_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB1ENR, Periphs);
- }
- /**
- * @brief Force AHB1 peripherals reset.
- * @rmtoll AHB1RSTR DMA1RST LL_AHB1_GRP1_ForceReset\n
- * AHB1RSTR DMA2RST LL_AHB1_GRP1_ForceReset\n
- * AHB1RSTR ADC12RST LL_AHB1_GRP1_ForceReset\n
- * AHB1RSTR ARTRST LL_AHB1_GRP1_ForceReset\n (*)
- * AHB1RSTR CRCRST LL_AHB1_GRP1_ForceReset\n (*)
- * AHB1RSTR ETH1MACRST LL_AHB1_GRP1_ForceReset\n (*)
- * AHB1RSTR USB1OTGHSRST LL_AHB1_GRP1_ForceReset\n
- * AHB1RSTR USB2OTGHSRST LL_AHB1_GRP1_ForceReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->AHB1RSTR, Periphs);
- }
- /**
- * @brief Release AHB1 peripherals reset.
- * @rmtoll AHB1RSTR DMA1RST LL_AHB1_GRP1_ReleaseReset\n
- * AHB1RSTR DMA2RST LL_AHB1_GRP1_ReleaseReset\n
- * AHB1RSTR ADC12RST LL_AHB1_GRP1_ReleaseReset\n
- * AHB1RSTR ARTRST LL_AHB1_GRP1_ReleaseReset\n (*)
- * AHB1RSTR CRCRST LL_AHB1_GRP1_ReleaseReset\n (*)
- * AHB1RSTR ETH1MACRST LL_AHB1_GRP1_ReleaseReset\n (*)
- * AHB1RSTR USB1OTGHSRST LL_AHB1_GRP1_ReleaseReset\n
- * AHB1RSTR USB2OTGHSRST LL_AHB1_GRP1_ReleaseReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB1RSTR, Periphs);
- }
- /**
- * @brief Enable AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ARTLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR CRCLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1MACLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1TXLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1RXLPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB1OTGHSLPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR USB2OTGHSULPILPEN LL_AHB1_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB1LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB1LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ARTLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR CRCLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1MACLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1TXLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1RXLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR USB1OTGHSLPEN LL_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR USB2OTGHSULPILPEN LL_AHB1_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB1LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_AHB2 AHB2
- * @{
- */
- /**
- * @brief Enable AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR HSEMEN LL_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR CRYPEN LL_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR HASHEN LL_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR RNGEN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR SDMMC2EN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR BDMA1EN LL_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR FMACEN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR CORDICEN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR D2SRAM1EN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR D2SRAM2EN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR D2SRAM3EN LL_AHB2_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if AHB2 peripheral clock is enabled or not
- * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR HSEMEN LL_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR CRYPEN LL_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR HASHEN LL_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR RNGEN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR SDMMC2EN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR BDMA1EN LL_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR FMACEN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR CORDICEN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR D2SRAM1EN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR D2SRAM2EN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR D2SRAM3EN LL_AHB2_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_AHB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->AHB2ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR HSEMEN LL_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR CRYPEN LL_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR HASHEN LL_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR RNGEN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR SDMMC2EN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR BDMA1EN LL_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR FMACEN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR CORDICEN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR D2SRAM1EN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR D2SRAM2EN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR D2SRAM3EN LL_AHB2_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB2ENR, Periphs);
- }
- /**
- * @brief Force AHB2 peripherals reset.
- * @rmtoll AHB2RSTR DCMIRST LL_AHB2_GRP1_ForceReset\n
- * AHB2RSTR HSEMRST LL_AHB2_GRP1_ForceReset\n (*)
- * AHB2RSTR CRYPRST LL_AHB2_GRP1_ForceReset\n (*)
- * AHB2RSTR HASHRST LL_AHB2_GRP1_ForceReset\n (*)
- * AHB2RSTR RNGRST LL_AHB2_GRP1_ForceReset\n
- * AHB2RSTR SDMMC2RST LL_AHB2_GRP1_ForceReset\n
- * AHB2RSTR BDMA1RST LL_AHB2_GRP1_ForceReset\n (*)
- * AHB2RSTR FMACRST LL_AHB2_GRP1_ForceReset\n
- * AHB2RSTR CORDICRST LL_AHB2_GRP1_ForceReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->AHB2RSTR, Periphs);
- }
- /**
- * @brief Release AHB2 peripherals reset.
- * @rmtoll AHB2RSTR DCMIRST LL_AHB2_GRP1_ReleaseReset\n
- * AHB2RSTR HSEMRST LL_AHB2_GRP1_ReleaseReset\n (*)
- * AHB2RSTR CRYPRST LL_AHB2_GRP1_ReleaseReset\n (*)
- * AHB2RSTR HASHRST LL_AHB2_GRP1_ReleaseReset\n (*)
- * AHB2RSTR RNGRST LL_AHB2_GRP1_ReleaseReset\n
- * AHB2RSTR SDMMC2RST LL_AHB2_GRP1_ReleaseReset\n
- * AHB2RSTR BDMA1RST LL_AHB2_GRP1_ReleaseReset\n (*)
- * AHB2RSTR FMACRST LL_AHB2_GRP1_ReleaseReset\n
- * AHB2RSTR CORDICRST LL_AHB2_GRP1_ReleaseReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB2RSTR, Periphs);
- }
- /**
- * @brief Enable AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR HASHLPEN LL_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR RNGLPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR BDMA1LPEN LL_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR FMACLPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR CORDICLPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM1LPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM2LPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_AHB2_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR HASHLPEN LL_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR RNGLPEN LL_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR BDMA1LPEN LL_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR D2SRAM1LPEN LL_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM2LPEN LL_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_AHB2_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_AHB4 AHB4
- * @{
- */
- /**
- * @brief Enable AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOBEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOCEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIODEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOEEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOFEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOGEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOHEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOIEN LL_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR GPIOJEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOKEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR CRCEN LL_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR BDMAEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR ADC3EN LL_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR HSEMEN LL_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR BKPRAMEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR SRAM4EN LL_AHB4_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if AHB4 peripheral clock is enabled or not
- * @rmtoll AHB4ENR GPIOAEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOBEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOCEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIODEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOEEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOFEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOGEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOHEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOIEN LL_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR GPIOJEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOKEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR CRCEN LL_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR BDMAEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR ADC3EN LL_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR HSEMEN LL_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR BKPRAMEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR SRAM4EN LL_AHB4_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_AHB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->AHB4ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOBEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOCEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIODEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOEEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOFEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOGEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOHEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOIEN LL_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR GPIOJEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOKEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR CRCEN LL_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR BDMAEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR ADC3EN LL_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR HSEMEN LL_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR BKPRAMEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR SRAM4EN LL_AHB4_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB4ENR, Periphs);
- }
- /**
- * @brief Force AHB4 peripherals reset.
- * @rmtoll AHB4RSTR GPIOARST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOBRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOCRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIODRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOERST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOFRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOGRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOHRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOIRST LL_AHB4_GRP1_ForceReset\n (*)
- * AHB4RSTR GPIOJRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOKRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR CRCRST LL_AHB4_GRP1_ForceReset\n (*)
- * AHB4RSTR BDMARST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR ADC3RST LL_AHB4_GRP1_ForceReset\n (*)
- * AHB4RSTR HSEMRST LL_AHB4_GRP1_ForceReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->AHB4RSTR, Periphs);
- }
- /**
- * @brief Release AHB4 peripherals reset.
- * @rmtoll AHB4RSTR GPIOARST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOBRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOCRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIODRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOERST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOFRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOGRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOHRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOIRST LL_AHB4_GRP1_ReleaseReset\n (*)
- * AHB4RSTR GPIOJRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOKRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR CRCRST LL_AHB4_GRP1_ReleaseReset\n (*)
- * AHB4RSTR BDMARST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR ADC3RST LL_AHB4_GRP1_ReleaseReset\n (*)
- * AHB4RSTR HSEMRST LL_AHB4_GRP1_ReleaseReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB4RSTR, Periphs);
- }
- /**
- * @brief Enable AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_AHB4_GRP1_EnableClockSleep\n (*)
- * AHB4LPENR GPIOJLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR CRCLPEN LL_AHB4_GRP1_EnableClockSleep\n (*)
- * AHB4LPENR BDMALPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_AHB4_GRP1_EnableClockSleep\n (*)
- * AHB4LPENR BKPRAMLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_AHB4_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_AHB4_GRP1_DisableClockSleep\n (*)
- * AHB4LPENR GPIOJLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR CRCLPEN LL_AHB4_GRP1_DisableClockSleep\n (*)
- * AHB4LPENR BDMALPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_AHB4_GRP1_DisableClockSleep\n (*)
- * AHB4LPENR BKPRAMLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_AHB4_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB4LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_APB3 APB3
- * @{
- */
- /**
- * @brief Enable APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_APB3_GRP1_EnableClock\n (*)
- * APB3ENR DSIEN LL_APB3_GRP1_EnableClock\n (*)
- * APB3ENR WWDG1EN LL_APB3_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if APB3 peripheral clock is enabled or not
- * @rmtoll APB3ENR LTDCEN LL_APB3_GRP1_IsEnabledClock\n (*)
- * APB3ENR DSIEN LL_APB3_GRP1_IsEnabledClock\n (*)
- * APB3ENR WWDG1EN LL_APB3_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_APB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->APB3ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_APB3_GRP1_DisableClock\n
- * APB3ENR DSIEN LL_APB3_GRP1_DisableClock\n
- * APB3ENR WWDG1EN LL_APB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB3ENR, Periphs);
- }
- /**
- * @brief Force APB3 peripherals reset.
- * @rmtoll APB3RSTR LTDCRST LL_APB3_GRP1_ForceReset\n (*)
- * APB3RSTR DSIRST LL_APB3_GRP1_ForceReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->APB3RSTR, Periphs);
- }
- /**
- * @brief Release APB3 peripherals reset.
- * @rmtoll APB3RSTR LTDCRST LL_APB3_GRP1_ReleaseReset\n
- * APB3RSTR DSIRST LL_APB3_GRP1_ReleaseReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB3RSTR, Periphs);
- }
- /**
- * @brief Enable APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_APB3_GRP1_EnableClockSleep\n (*)
- * APB3LPENR DSILPEN LL_APB3_GRP1_EnableClockSleep\n (*)
- * APB3LPENR WWDG1LPEN LL_APB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_APB3_GRP1_DisableClockSleep\n (*)
- * APB3LPENR DSILPEN LL_APB3_GRP1_DisableClockSleep\n (*)
- * APB3LPENR WWDG1LPEN LL_APB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_APB1 APB1
- * @{
- */
- /**
- * @brief Enable APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM3EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM4EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM5EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM6EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM7EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM12EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM13EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM14EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR LPTIM1EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR WWDG2EN LL_APB1_GRP1_EnableClock\n (*)
- * APB1LENR SPI2EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR SPI3EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR SPDIFRXEN LL_APB1_GRP1_EnableClock\n
- * APB1LENR USART2EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR USART3EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR UART4EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR UART5EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR I2C1EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR I2C2EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR I2C3EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR I2C5EN LL_APB1_GRP1_EnableClock\n (*)
- * APB1LENR CECEN LL_APB1_GRP1_EnableClock\n
- * APB1LENR DAC12EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR UART7EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR UART8EN LL_APB1_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB1LENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB1LENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if APB1 peripheral clock is enabled or not
- * @rmtoll APB1LENR TIM2EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM3EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM4EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM5EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM6EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM7EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM12EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM13EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM14EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR LPTIM1EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR WWDG2EN LL_APB1_GRP1_IsEnabledClock\n (*)
- * APB1LENR SPI2EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPI3EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPDIFRXEN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART2EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART3EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART4EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART5EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C1EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C2EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C3EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C5EN LL_APB1_GRP1_IsEnabledClock\n (*)
- * APB1LENR CECEN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR DAC12EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART7EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART8EN LL_APB1_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_APB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->APB1LENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM3EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM4EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM5EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM6EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM7EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM12EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM13EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM14EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR LPTIM1EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR WWDG2EN LL_APB1_GRP1_DisableClock\n (*)
- * APB1LENR SPI2EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR SPI3EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR SPDIFRXEN LL_APB1_GRP1_DisableClock\n
- * APB1LENR USART2EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR USART3EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR UART4EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR UART5EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR I2C1EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR I2C2EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR I2C3EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR I2C5EN LL_APB1_GRP1_DisableClock\n (*)
- * APB1LENR CECEN LL_APB1_GRP1_DisableClock\n
- * APB1LENR DAC12EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR UART7EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR UART8EN LL_APB1_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1LENR, Periphs);
- }
- /**
- * @brief Force APB1 peripherals reset.
- * @rmtoll APB1LRSTR TIM2RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM3RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM4RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM5RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM6RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM7RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM12RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM13RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM14RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR LPTIM1RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR SPI2RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR SPI3RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR SPDIFRXRST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR USART2RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR USART3RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR UART4RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR UART5RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR I2C1RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR I2C2RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR I2C3RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR I2C5RST LL_APB1_GRP5_ForceReset\n (*)
- * APB1LRSTR CECRST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR DAC12RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR UART7RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR UART8RST LL_APB1_GRP1_ForceReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->APB1LRSTR, Periphs);
- }
- /**
- * @brief Release APB1 peripherals reset.
- * @rmtoll APB1LRSTR TIM2RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM3RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM4RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM5RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM6RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM7RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM12RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM13RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM14RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR LPTIM1RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR SPI2RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR SPI3RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR SPDIFRXRST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR USART2RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR USART3RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR UART4RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR UART5RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR I2C1RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR I2C2RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR I2C3RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR I2C5RST LL_APB1_GRP1_ReleaseReset\n (*)
- * APB1LRSTR CECRST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR DAC12RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR UART7RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR UART8RST LL_APB1_GRP1_ReleaseReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1LRSTR, Periphs);
- }
- /**
- * @brief Enable APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_APB1_GRP1_EnableClockSleep\n (*)
- * APB1LLPENR SPI2LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART2LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART3LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART4LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART5LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C5LPEN LL_APB1_GRP1_EnableClockSleep\n (*)
- * APB1LLPENR CECLPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART7LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART8LPEN LL_APB1_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB1LLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB1LLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_APB1_GRP1_DisableClockSleep\n (*)
- * APB1LLPENR SPI2LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART2LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART3LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART4LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART5LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C5LPEN LL_APB1_GRP1_DisableClockSleep\n (*)
- * APB1LLPENR CECLPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART7LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART8LPEN LL_APB1_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1LLPENR, Periphs);
- }
- /**
- * @brief Enable APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_APB1_GRP2_EnableClock\n
- * APB1HENR SWPMIEN LL_APB1_GRP2_EnableClock\n
- * APB1HENR OPAMPEN LL_APB1_GRP2_EnableClock\n
- * APB1HENR MDIOSEN LL_APB1_GRP2_EnableClock\n
- * APB1HENR FDCANEN LL_APB1_GRP2_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB1HENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB1HENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if APB1 peripheral clock is enabled or not
- * @rmtoll APB1HENR CRSEN LL_APB1_GRP2_IsEnabledClock\n
- * APB1HENR SWPMIEN LL_APB1_GRP2_IsEnabledClock\n
- * APB1HENR OPAMPEN LL_APB1_GRP2_IsEnabledClock\n
- * APB1HENR MDIOSEN LL_APB1_GRP2_IsEnabledClock\n
- * APB1HENR FDCANEN LL_APB1_GRP2_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_APB1_GRP2_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->APB1HENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_APB1_GRP2_DisableClock\n
- * APB1HENR SWPMIEN LL_APB1_GRP2_DisableClock\n
- * APB1HENR OPAMPEN LL_APB1_GRP2_DisableClock\n
- * APB1HENR MDIOSEN LL_APB1_GRP2_DisableClock\n
- * APB1HENR FDCANEN LL_APB1_GRP2_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1HENR, Periphs);
- }
- /**
- * @brief Force APB1 peripherals reset.
- * @rmtoll APB1HRSTR CRSRST LL_APB1_GRP2_ForceReset\n
- * APB1HRSTR SWPMIRST LL_APB1_GRP2_ForceReset\n
- * APB1HRSTR OPAMPRST LL_APB1_GRP2_ForceReset\n
- * APB1HRSTR MDIOSRST LL_APB1_GRP2_ForceReset\n
- * APB1HRSTR FDCANRST LL_APB1_GRP2_ForceReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->APB1HRSTR, Periphs);
- }
- /**
- * @brief Release APB1 peripherals reset.
- * @rmtoll APB1HRSTR CRSRST LL_APB1_GRP2_ReleaseReset\n
- * APB1HRSTR SWPMIRST LL_APB1_GRP2_ReleaseReset\n
- * APB1HRSTR OPAMPRST LL_APB1_GRP2_ReleaseReset\n
- * APB1HRSTR MDIOSRST LL_APB1_GRP2_ReleaseReset\n
- * APB1HRSTR FDCANRST LL_APB1_GRP2_ReleaseReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1HRSTR, Periphs);
- }
- /**
- * @brief Enable APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_APB1_GRP2_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB1HLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB1HLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_APB1_GRP2_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1HLPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_APB2 APB2
- * @{
- */
- /**
- * @brief Enable APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR TIM8EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR USART1EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR USART6EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR UART9EN LL_APB2_GRP1_EnableClock\n (*)
- * APB2ENR USART10EN LL_APB2_GRP1_EnableClock\n (*)
- * APB2ENR SPI1EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR SPI4EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR TIM15EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR TIM16EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR TIM17EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR SPI5EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR SAI1EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR SAI2EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR SAI3EN LL_APB2_GRP1_EnableClock\n (*)
- * APB2ENR DFSDM1EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR HRTIMEN LL_APB2_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if APB2 peripheral clock is enabled or not
- * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM8EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART1EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART6EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR UART9EN LL_APB2_GRP1_IsEnabledClock\n (*)
- * APB2ENR USART10EN LL_APB2_GRP1_IsEnabledClock\n (*)
- * APB2ENR SPI1EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI4EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM15EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM16EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM17EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI5EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI1EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI2EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI3EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR DFSDM1EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR HRTIMEN LL_APB2_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_APB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->APB2ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR TIM8EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR USART1EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR USART6EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR UART9EN LL_APB2_GRP1_DisableClock\n (*)
- * APB2ENR USART10EN LL_APB2_GRP1_DisableClock\n (*)
- * APB2ENR SPI1EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR SPI4EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR TIM15EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR TIM16EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR TIM17EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR SPI5EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR SAI1EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR SAI2EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR SAI3EN LL_APB2_GRP1_DisableClock\n (*)
- * APB2ENR DFSDM1EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR HRTIMEN LL_APB2_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB2ENR, Periphs);
- }
- /**
- * @brief Force APB2 peripherals reset.
- * @rmtoll APB2RSTR TIM1RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR TIM8RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR USART1RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR USART6RST LL_APB2_GRP1_ForceReset\n
- * APB2ENR UART9RST LL_APB2_GRP1_ForceReset\n (*)
- * APB2ENR USART10RST LL_APB2_GRP1_ForceReset\n (*)
- * APB2RSTR SPI1RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR SPI4RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR TIM15RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR TIM16RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR TIM17RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR SPI5RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR SAI1RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR SAI2RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR SAI3RST LL_APB2_GRP1_ForceReset\n (*)
- * APB2RSTR DFSDM1RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR HRTIMRST LL_APB2_GRP1_ForceReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->APB2RSTR, Periphs);
- }
- /**
- * @brief Release APB2 peripherals reset.
- * @rmtoll APB2RSTR TIM1RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR TIM8RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR USART1RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR USART6RST LL_APB2_GRP1_ReleaseReset\n
- * APB2ENR UART9RST LL_APB2_GRP1_ReleaseReset\n (*)
- * APB2ENR USART10RST LL_APB2_GRP1_ReleaseReset\n (*)
- * APB2RSTR SPI1RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR SPI4RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR TIM15RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR TIM16RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR TIM17RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR SPI5RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR SAI1RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR SAI2RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR SAI3RST LL_APB2_GRP1_ReleaseReset\n (*)
- * APB2RSTR DFSDM1RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR HRTIMRST LL_APB2_GRP1_ReleaseReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB2RSTR, Periphs);
- }
- /**
- * @brief Enable APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM8LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART1LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART6LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2ENR UART9LPEN LL_APB2_GRP1_EnableClockSleep\n (*)
- * APB2ENR USART10LPEN LL_APB2_GRP1_EnableClockSleep\n (*)
- * APB2LPENR SPI1LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI4LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM15LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM16LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM17LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI5LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI1LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI2LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI3LPEN LL_APB2_GRP1_EnableClockSleep\n (*)
- * APB2LPENR DFSDM1LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_APB2_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM8LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR USART1LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR USART6LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2ENR UART9LPEN LL_APB2_GRP1_DisableClockSleep\n (*)
- * APB2ENR USART10LPEN LL_APB2_GRP1_DisableClockSleep\n (*)
- * APB2LPENR SPI1LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI4LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM15LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM16LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM17LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI5LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI1LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI2LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI3LPEN LL_APB2_GRP1_DisableClockSleep\n (*)
- * APB2LPENR DFSDM1LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_APB2_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_APB4 APB4
- * @{
- */
- /**
- * @brief Enable APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_APB4_GRP1_EnableClock\n
- * APB4ENR LPUART1EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR SPI6EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR I2C4EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM2EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM3EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM4EN LL_APB4_GRP1_EnableClock\n (*)
- * APB4ENR LPTIM5EN LL_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DAC2EN LL_APB4_GRP1_EnableClock\n (*)
- * APB4ENR COMP12EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR VREFEN LL_APB4_GRP1_EnableClock\n
- * APB4ENR RTCAPBEN LL_APB4_GRP1_EnableClock\n
- * APB4ENR SAI4EN LL_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DTSEN LL_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DFSDM2EN LL_APB4_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if APB4 peripheral clock is enabled or not
- * @rmtoll APB4ENR SYSCFGEN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPUART1EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SPI6EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR I2C4EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM2EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM3EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM4EN LL_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR LPTIM5EN LL_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR DAC2EN LL_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR COMP12EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR VREFEN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR RTCAPBEN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SAI4EN LL_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR DTSEN LL_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR DFSDM2EN LL_APB4_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_APB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->APB4ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_APB4_GRP1_DisableClock\n
- * APB4ENR LPUART1EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR SPI6EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR I2C4EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM2EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM3EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM4EN LL_APB4_GRP1_DisableClock\n (*)
- * APB4ENR LPTIM5EN LL_APB4_GRP1_DisableClock\n (*)
- * APB4ENR DAC2EN LL_APB4_GRP1_DisableClock\n (*)
- * APB4ENR COMP12EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR VREFEN LL_APB4_GRP1_DisableClock\n
- * APB4ENR RTCAPBEN LL_APB4_GRP1_DisableClock\n
- * APB4ENR SAI4EN LL_APB4_GRP1_DisableClock\n (*)
- * APB4ENR DTSEN LL_APB4_GRP1_DisableClock\n (*)
- * APB4ENR DFSDM2EN LL_APB4_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB4ENR, Periphs);
- }
- /**
- * @brief Force APB4 peripherals reset.
- * @rmtoll APB4RSTR SYSCFGRST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR LPUART1RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR SPI6RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR I2C4RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR LPTIM2RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR LPTIM3RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR LPTIM4RST LL_APB4_GRP1_ForceReset\n (*)
- * APB4RSTR LPTIM5RST LL_APB4_GRP1_ForceReset\n (*)
- * APB4RSTR DAC2EN LL_APB4_GRP1_ForceReset\n (*)
- * APB4RSTR COMP12RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR VREFRST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR SAI4RST LL_APB4_GRP1_ForceReset\n (*)
- * APB4RSTR DTSRST LL_APB4_GRP1_ForceReset\n (*)
- * APB4RSTR DFSDM2RST LL_APB4_GRP1_ForceReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->APB4RSTR, Periphs);
- }
- /**
- * @brief Release APB4 peripherals reset.
- * @rmtoll APB4RSTR SYSCFGRST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR LPUART1RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR SPI6RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR I2C4RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR LPTIM2RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR LPTIM3RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR LPTIM4RST LL_APB4_GRP1_ReleaseReset\n (*)
- * APB4RSTR LPTIM5RST LL_APB4_GRP1_ReleaseReset\n (*)
- * APB4RSTR DAC2RST LL_APB4_GRP1_ReleaseReset\n (*)
- * APB4RSTR COMP12RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR VREFRST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR SAI4RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR DTSRST LL_APB4_GRP1_ReleaseReset\n (*)
- * APB4RSTR DFSDM2RST LL_APB4_GRP1_ReleaseReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB4RSTR, Periphs);
- }
- /**
- * @brief Enable APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SPI6LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR I2C4LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM4LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR LPTIM5LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR DAC2LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR COMP12LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR VREFLPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SAI4LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR DTSLPEN LL_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR DFSDM2LPEN LL_APB4_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SPI6LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR I2C4LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM4LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
- * APB4LPENR LPTIM5LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
- * APB4LPENR DAC2LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
- * APB4LPENR COMP12LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR VREFLPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SAI4LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
- * APB4LPENR DTSLPEN LL_APB4_GRP1_DisableClockSleep\n (*)
- * APB4LPENR DFSDM2LPEN LL_APB4_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB4LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_CLKAM CLKAM
- * @{
- */
- /**
- * @brief Enable peripherals clock for CLKAM Mode.
- * @rmtoll D3AMR / SRDAMR BDMA LL_CLKAM_Enable\n
- * D3AMR / SRDAMR LPUART1 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR SPI6 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR I2C4 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR LPTIM2 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR LPTIM3 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR LPTIM4 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR LPTIM5 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR DAC2 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR COMP12 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR VREF LL_CLKAM_Enable\n
- * D3AMR / SRDAMR RTC LL_CLKAM_Enable\n
- * D3AMR / SRDAMR CRC LL_CLKAM_Enable\n
- * D3AMR / SRDAMR SAI4 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR ADC3 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR DTS LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR DFSDM2 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR BKPRAM LL_CLKAM_Enable\n
- * D3AMR / SRDAMR SRAM4 LL_CLKAM_Enable
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_CLKAM_PERIPH_BDMA
- * @arg @ref LL_CLKAM_PERIPH_GPIO (*)
- * @arg @ref LL_CLKAM_PERIPH_LPUART1
- * @arg @ref LL_CLKAM_PERIPH_SPI6
- * @arg @ref LL_CLKAM_PERIPH_I2C4
- * @arg @ref LL_CLKAM_PERIPH_LPTIM2
- * @arg @ref LL_CLKAM_PERIPH_LPTIM3
- * @arg @ref LL_CLKAM_PERIPH_LPTIM4 (*)
- * @arg @ref LL_CLKAM_PERIPH_LPTIM5 (*)
- * @arg @ref LL_CLKAM_PERIPH_DAC2 (*)
- * @arg @ref LL_CLKAM_PERIPH_COMP12
- * @arg @ref LL_CLKAM_PERIPH_VREF
- * @arg @ref LL_CLKAM_PERIPH_RTC
- * @arg @ref LL_CLKAM_PERIPH_CRC (*)
- * @arg @ref LL_CLKAM_PERIPH_SAI4 (*)
- * @arg @ref LL_CLKAM_PERIPH_ADC3 (*)
- * @arg @ref LL_CLKAM_PERIPH_DTS (*)
- * @arg @ref LL_CLKAM_PERIPH_DFSDM2 (*)
- * @arg @ref LL_CLKAM_PERIPH_BKPRAM
- * @arg @ref LL_CLKAM_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_CLKAM_Enable(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- #if defined(RCC_D3AMR_BDMAAMEN)
- SET_BIT(RCC->D3AMR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->D3AMR, Periphs);
- #else
- SET_BIT(RCC->SRDAMR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->SRDAMR, Periphs);
- #endif /* RCC_D3AMR_BDMAAMEN */
- (void)tmpreg;
- }
- /**
- * @brief Disable peripherals clock for CLKAM Mode.
- * @rmtoll D3AMR / SRDAMR BDMA LL_CLKAM_Disable\n
- * D3AMR / SRDAMR LPUART1 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR SPI6 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR I2C4 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR LPTIM2 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR LPTIM3 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR LPTIM4 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR LPTIM5 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR DAC2 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR COMP12 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR VREF LL_CLKAM_Disable\n
- * D3AMR / SRDAMR RTC LL_CLKAM_Disable\n
- * D3AMR / SRDAMR CRC LL_CLKAM_Disable\n
- * D3AMR / SRDAMR SAI4 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR ADC3 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR DTS LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR DFSDM2 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR BKPRAM LL_CLKAM_Disable\n
- * D3AMR / SRDAMR SRAM4 LL_CLKAM_Disable
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_CLKAM_PERIPH_BDMA
- * @arg @ref LL_CLKAM_PERIPH_GPIO (*)
- * @arg @ref LL_CLKAM_PERIPH_LPUART1
- * @arg @ref LL_CLKAM_PERIPH_SPI6
- * @arg @ref LL_CLKAM_PERIPH_I2C4
- * @arg @ref LL_CLKAM_PERIPH_LPTIM2
- * @arg @ref LL_CLKAM_PERIPH_LPTIM3
- * @arg @ref LL_CLKAM_PERIPH_LPTIM4 (*)
- * @arg @ref LL_CLKAM_PERIPH_LPTIM5 (*)
- * @arg @ref LL_CLKAM_PERIPH_DAC2 (*)
- * @arg @ref LL_CLKAM_PERIPH_COMP12
- * @arg @ref LL_CLKAM_PERIPH_VREF
- * @arg @ref LL_CLKAM_PERIPH_RTC
- * @arg @ref LL_CLKAM_PERIPH_CRC (*)
- * @arg @ref LL_CLKAM_PERIPH_SAI4 (*)
- * @arg @ref LL_CLKAM_PERIPH_ADC3 (*)
- * @arg @ref LL_CLKAM_PERIPH_DTS (*)
- * @arg @ref LL_CLKAM_PERIPH_DFSDM2 (*)
- * @arg @ref LL_CLKAM_PERIPH_BKPRAM
- * @arg @ref LL_CLKAM_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_CLKAM_Disable(uint32_t Periphs)
- {
- #if defined(RCC_D3AMR_BDMAAMEN)
- CLEAR_BIT(RCC->D3AMR, Periphs);
- #else
- CLEAR_BIT(RCC->SRDAMR, Periphs);
- #endif /* RCC_D3AMR_BDMAAMEN */
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_CKGA CKGA
- * @{
- */
- #if defined(RCC_CKGAENR_AXICKG)
- /**
- * @brief Enable clock gating for AXI bus peripherals.
- * @rmtoll CKGAENR AXICKG LL_CKGA_Enable\n
- * CKGAENR AHBCKG LL_CKGA_Enable\n
- * CKGAENR CPUCKG LL_CKGA_Enable\n
- * CKGAENR SDMMCCKG LL_CKGA_Enable\n
- * CKGAENR MDMACKG LL_CKGA_Enable\n
- * CKGAENR DMA2DCKG LL_CKGA_Enable\n
- * CKGAENR LTDCCKG LL_CKGA_Enable\n
- * CKGAENR GFXMMUMCKG LL_CKGA_Enable\n
- * CKGAENR AHB12CKG LL_CKGA_Enable\n
- * CKGAENR AHB34CKG LL_CKGA_Enable\n
- * CKGAENR FLIFTCKG LL_CKGA_Enable\n
- * CKGAENR OCTOSPI2CKG LL_CKGA_Enable\n
- * CKGAENR FMCCKG LL_CKGA_Enable\n
- * CKGAENR OCTOSPI1CKG LL_CKGA_Enable\n
- * CKGAENR AXIRAM1CKG LL_CKGA_Enable\n
- * CKGAENR AXIRAM2CKG LL_CKGA_Enable\n
- * CKGAENR AXIRAM3CKG LL_CKGA_Enable\n
- * CKGAENR GFXMMUSCKG LL_CKGA_Enable\n
- * CKGAENR ECCRAMCKG LL_CKGA_Enable\n
- * CKGAENR EXTICKG LL_CKGA_Enable\n
- * CKGAENR JTAGCKG LL_CKGA_Enable
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_CKGA_PERIPH_AXI
- * @arg @ref LL_CKGA_PERIPH_AHB
- * @arg @ref LL_CKGA_PERIPH_CPU
- * @arg @ref LL_CKGA_PERIPH_SDMMC
- * @arg @ref LL_CKGA_PERIPH_MDMA
- * @arg @ref LL_CKGA_PERIPH_DMA2D
- * @arg @ref LL_CKGA_PERIPH_LTDC
- * @arg @ref LL_CKGA_PERIPH_GFXMMUM
- * @arg @ref LL_CKGA_PERIPH_AHB12
- * @arg @ref LL_CKGA_PERIPH_AHB34
- * @arg @ref LL_CKGA_PERIPH_FLIFT
- * @arg @ref LL_CKGA_PERIPH_OCTOSPI2
- * @arg @ref LL_CKGA_PERIPH_FMC
- * @arg @ref LL_CKGA_PERIPH_OCTOSPI1
- * @arg @ref LL_CKGA_PERIPH_AXIRAM1
- * @arg @ref LL_CKGA_PERIPH_AXIRAM2
- * @arg @ref LL_CKGA_PERIPH_AXIRAM3
- * @arg @ref LL_CKGA_PERIPH_GFXMMUS
- * @arg @ref LL_CKGA_PERIPH_ECCRAM
- * @arg @ref LL_CKGA_PERIPH_EXTI
- * @arg @ref LL_CKGA_PERIPH_JTAG
- * @retval None
- */
- __STATIC_INLINE void LL_CKGA_Enable(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->CKGAENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->CKGAENR, Periphs);
- (void)tmpreg;
- }
- #endif /* RCC_CKGAENR_AXICKG */
- #if defined(RCC_CKGAENR_AXICKG)
- /**
- * @brief Disable clock gating for AXI bus peripherals.
- * @rmtoll CKGAENR AXICKG LL_CKGA_Enable\n
- * CKGAENR AHBCKG LL_CKGA_Enable\n
- * CKGAENR CPUCKG LL_CKGA_Enable\n
- * CKGAENR SDMMCCKG LL_CKGA_Enable\n
- * CKGAENR MDMACKG LL_CKGA_Enable\n
- * CKGAENR DMA2DCKG LL_CKGA_Enable\n
- * CKGAENR LTDCCKG LL_CKGA_Enable\n
- * CKGAENR GFXMMUMCKG LL_CKGA_Enable\n
- * CKGAENR AHB12CKG LL_CKGA_Enable\n
- * CKGAENR AHB34CKG LL_CKGA_Enable\n
- * CKGAENR FLIFTCKG LL_CKGA_Enable\n
- * CKGAENR OCTOSPI2CKG LL_CKGA_Enable\n
- * CKGAENR FMCCKG LL_CKGA_Enable\n
- * CKGAENR OCTOSPI1CKG LL_CKGA_Enable\n
- * CKGAENR AXIRAM1CKG LL_CKGA_Enable\n
- * CKGAENR AXIRAM2CKG LL_CKGA_Enable\n
- * CKGAENR AXIRAM3CKG LL_CKGA_Enable\n
- * CKGAENR GFXMMUSCKG LL_CKGA_Enable\n
- * CKGAENR ECCRAMCKG LL_CKGA_Enable\n
- * CKGAENR EXTICKG LL_CKGA_Enable\n
- * CKGAENR JTAGCKG LL_CKGA_Enable
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_CKGA_PERIPH_AXI
- * @arg @ref LL_CKGA_PERIPH_AHB
- * @arg @ref LL_CKGA_PERIPH_CPU
- * @arg @ref LL_CKGA_PERIPH_SDMMC
- * @arg @ref LL_CKGA_PERIPH_MDMA
- * @arg @ref LL_CKGA_PERIPH_DMA2D
- * @arg @ref LL_CKGA_PERIPH_LTDC
- * @arg @ref LL_CKGA_PERIPH_GFXMMUM
- * @arg @ref LL_CKGA_PERIPH_AHB12
- * @arg @ref LL_CKGA_PERIPH_AHB34
- * @arg @ref LL_CKGA_PERIPH_FLIFT
- * @arg @ref LL_CKGA_PERIPH_OCTOSPI2
- * @arg @ref LL_CKGA_PERIPH_FMC
- * @arg @ref LL_CKGA_PERIPH_OCTOSPI1
- * @arg @ref LL_CKGA_PERIPH_AXIRAM1
- * @arg @ref LL_CKGA_PERIPH_AXIRAM2
- * @arg @ref LL_CKGA_PERIPH_AXIRAM3
- * @arg @ref LL_CKGA_PERIPH_GFXMMUS
- * @arg @ref LL_CKGA_PERIPH_ECCRAM
- * @arg @ref LL_CKGA_PERIPH_EXTI
- * @arg @ref LL_CKGA_PERIPH_JTAG
- * @retval None
- */
- __STATIC_INLINE void LL_CKGA_Disable(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->CKGAENR, Periphs);
- }
- #endif /* RCC_CKGAENR_AXICKG */
- /**
- * @}
- */
- #if defined(DUAL_CORE)
- /** @addtogroup BUS_LL_EF_AHB3 AHB3
- * @{
- */
- /**
- * @brief Enable C1 AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_C1_AHB3_GRP1_EnableClock\n
- * AHB3ENR DMA2DEN LL_C1_AHB3_GRP1_EnableClock\n
- * AHB3ENR JPGDECEN LL_C1_AHB3_GRP1_EnableClock\n
- * AHB3ENR FMCEN LL_C1_AHB3_GRP1_EnableClock\n
- * AHB3ENR QSPIEN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OSPI1EN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OSPI2EN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR IOMNGREN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OTFDEC1EN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OTFDEC2EN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR GFXMMUEN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR SDMMC1EN LL_C1_AHB3_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 AHB3 peripheral clock is enabled or not
- * @rmtoll AHB3ENR MDMAEN LL_C1_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR DMA2DEN LL_C1_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR JPGDECEN LL_C1_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR FMCEN LL_C1_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR QSPIEN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OSPI1EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OSPI2EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR IOMNGREN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OTFDEC1EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OTFDEC2EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR GFXMMUEN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR SDMMC1EN LL_C1_AHB3_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_AHB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->AHB3ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C1 AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_C1_AHB3_GRP1_DisableClock\n
- * AHB3ENR DMA2DEN LL_C1_AHB3_GRP1_DisableClock\n
- * AHB3ENR JPGDECEN LL_C1_AHB3_GRP1_DisableClock\n
- * AHB3ENR FMCEN LL_C1_AHB3_GRP1_DisableClock\n
- * AHB3ENR QSPIEN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OSPI1EN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OSPI2EN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR IOMNGREN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OTFDEC1EN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OTFDEC2EN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR GFXMMUEN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR SDMMC1EN LL_C1_AHB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB3ENR, Periphs);
- }
- /**
- * @brief Enable C1 AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FMCLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR QSPILPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OSPI1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OSPI2LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR IOMNGRLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR GFXMMULPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR SDMMC1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_C1_AHB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FMCLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR QSPILPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OSPI1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OSPI2LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR IOMNGRLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR GFXMMULPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR SDMMC1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_C1_AHB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB1 AHB1
- * @{
- */
- /**
- * @brief Enable C1 AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_C1_AHB1_GRP1_EnableClock\n
- * AHB1ENR DMA2EN LL_C1_AHB1_GRP1_EnableClock\n
- * AHB1ENR ADC12EN LL_C1_AHB1_GRP1_EnableClock\n
- * AHB1ENR CRCEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ARTEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ETH1MACEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ETH1TXEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ETH1RXEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_C1_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C1_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB2OTGHSEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_C1_AHB1_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB1ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB1ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 AHB1 peripheral clock is enabled or not
- * @rmtoll AHB1ENR DMA1EN LL_C1_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR DMA2EN LL_C1_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ADC12EN LL_C1_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR CRCEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ARTEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1MACEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1TXEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1RXEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_C1_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C1_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB2OTGHSEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_C1_AHB1_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_AHB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->AHB1ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C1 AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_C1_AHB1_GRP1_DisableClock\n
- * AHB1ENR DMA2EN LL_C1_AHB1_GRP1_DisableClock\n
- * AHB1ENR ADC12EN LL_C1_AHB1_GRP1_DisableClock\n
- * AHB1ENR CRCEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ARTEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1MACEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1TXEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1RXEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_C1_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C1_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB2OTGHSEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_C1_AHB1_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB1ENR, Periphs);
- }
- /**
- * @brief Enable C1 AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR CRCLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ARTLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1MACLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1TXLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1RXLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR USB1OTGHSLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR USB2OTGHSULPILPEN LL_C1_AHB1_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB1LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB1LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR CRCLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ARTLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1MACLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1TXLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1RXLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR USB1OTGHSLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR USB2OTGHSULPILPEN LL_C1_AHB1_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB1LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB2 AHB2
- * @{
- */
- /**
- * @brief Enable C1 AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_C1_AHB2_GRP1_EnableClock\n
- * AHB2ENR HSEMEN LL_C1_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR CRYPEN LL_C1_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR HASHEN LL_C1_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR RNGEN LL_C1_AHB2_GRP1_EnableClock\n
- * AHB2ENR SDMMC2EN LL_C1_AHB2_GRP1_EnableClock\n
- * AHB2ENR BDMA1EN LL_C1_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR D2SRAM1EN LL_C1_AHB2_GRP1_EnableClock\n
- * AHB2ENR D2SRAM2EN LL_C1_AHB2_GRP1_EnableClock\n
- * AHB2ENR D2SRAM3EN LL_C1_AHB2_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 AHB2 peripheral clock is enabled or not
- * @rmtoll AHB2ENR DCMIEN LL_C1_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR HSEMEN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR CRYPEN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR HASHEN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR RNGEN LL_C1_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR SDMMC2EN LL_C1_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR BDMA1EN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR D2SRAM1EN LL_C1_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR D2SRAM2EN LL_C1_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR D2SRAM3EN LL_C1_AHB2_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_AHB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->AHB2ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C1 AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_C1_AHB2_GRP1_DisableClock\n
- * AHB2ENR HSEMEN LL_C1_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR CRYPEN LL_C1_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR HASHEN LL_C1_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR RNGEN LL_C1_AHB2_GRP1_DisableClock\n
- * AHB2ENR SDMMC2EN LL_C1_AHB2_GRP1_DisableClock\n
- * AHB2ENR BDMA1EN LL_C1_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR D2SRAM1EN LL_C1_AHB2_GRP1_DisableClock\n
- * AHB2ENR D2SRAM2EN LL_C1_AHB2_GRP1_DisableClock\n
- * AHB2ENR D2SRAM3EN LL_C1_AHB2_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB2ENR, Periphs);
- }
- /**
- * @brief Enable C1 AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_C1_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR HASHLPEN LL_C1_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR RNGLPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM1LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR BDAM1LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR D2SRAM2LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_C1_AHB2_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_C1_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR HASHLPEN LL_C1_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR RNGLPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR BDAM1LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR D2SRAM1LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM2LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_C1_AHB2_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB4 AHB4
- * @{
- */
- /**
- * @brief Enable C1 AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOBEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOCEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIODEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOEEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOFEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOGEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOHEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOIEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOJEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOKEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR CRCEN LL_C1_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR BDMAEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR ADC3EN LL_C1_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR HSEMEN LL_C1_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR BKPRAMEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR SRAM4EN LL_C1_AHB4_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 AHB4 peripheral clock is enabled or not
- * @rmtoll AHB4ENR GPIOAEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOBEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOCEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIODEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOEEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOFEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOGEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOHEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOIEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOJEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOKEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR CRCEN LL_C1_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR BDMAEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR ADC3EN LL_C1_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR HSEMEN LL_C1_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR BKPRAMEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR SRAM4EN LL_C1_AHB4_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_AHB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->AHB4ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C1 AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOBEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOCEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIODEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOEEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOFEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOGEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOHEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOIEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOJEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOKEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR CRCEN LL_C1_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR BDMAEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR ADC3EN LL_C1_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR HSEMEN LL_C1_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR BKPRAMEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR SRAM4EN LL_C1_AHB4_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB4ENR, Periphs);
- }
- /**
- * @brief Enable C1 AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOJLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR CRCLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n (*)
- * AHB4LPENR BDMALPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_C1_AHB4_GRP1_EnableClockSleep\n (*)
- * AHB4LPENR BKPRAMLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_C1_AHB4_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOJLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR CRCLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n (*)
- * AHB4LPENR BDMALPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_C1_AHB4_GRP1_DisableClockSleep\n (*)
- * AHB4LPENR BKPRAMLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_C1_AHB4_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB4LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB3 APB3
- * @{
- */
- /**
- * @brief Enable C1 APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_C1_APB3_GRP1_EnableClock\n (*)
- * APB3ENR DSIEN LL_C1_APB3_GRP1_EnableClock\n (*)
- * APB3ENR WWDG1EN LL_C1_APB3_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 APB3 peripheral clock is enabled or not
- * @rmtoll APB3ENR LTDCEN LL_C1_APB3_GRP1_IsEnabledClock\n (*)
- * APB3ENR DSIEN LL_C1_APB3_GRP1_IsEnabledClock\n (*)
- * APB3ENR WWDG1EN LL_C1_APB3_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_APB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->APB3ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C1 APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_C1_APB3_GRP1_DisableClock\n (*)
- * APB3ENR DSIEN LL_C1_APB3_GRP1_DisableClock\n (*)
- * APB3ENR WWDG1EN LL_C1_APB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB3ENR, Periphs);
- }
- /**
- * @brief Enable C1 APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_C1_APB3_GRP1_EnableClockSleep\n (*)
- * APB3LPENR DSILPEN LL_C1_APB3_GRP1_EnableClockSleep\n (*)
- * APB3LPENR WWDG1LPEN LL_C1_APB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_C1_APB3_GRP1_DisableClockSleep\n (*)
- * APB3LPENR DSILPEN LL_C1_APB3_GRP1_DisableClockSleep\n (*)
- * APB3LPENR WWDG1LPEN LL_C1_APB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB1 APB1
- * @{
- */
- /**
- * @brief Enable C1 APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM3EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM4EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM5EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM6EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM7EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM12EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM13EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM14EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR LPTIM1EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR WWDG2EN LL_C1_APB1_GRP1_EnableClock\n (*)
- * APB1LENR SPI2EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR SPI3EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR SPDIFRXEN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR USART2EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR USART3EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR UART4EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR UART5EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR I2C1EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR I2C2EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR I2C3EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR CECEN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR DAC12EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR UART7EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR UART8EN LL_C1_APB1_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB1LENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB1LENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 APB1 peripheral clock is enabled or not
- * @rmtoll APB1LENR TIM2EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM3EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM4EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM5EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM6EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM7EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM12EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM13EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM14EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR LPTIM1EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR WWDG2EN LL_C1_APB1_GRP1_IsEnabledClock\n (*)
- * APB1LENR SPI2EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPI3EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPDIFRXEN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART2EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART3EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART4EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART5EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C1EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C2EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C3EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR CECEN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR DAC12EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART7EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART8EN LL_C1_APB1_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_APB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->APB1LENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C1 APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM3EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM4EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM5EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM6EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM7EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM12EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM13EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM14EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR LPTIM1EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR WWDG2EN LL_C1_APB1_GRP1_DisableClock\n (*)
- * APB1LENR SPI2EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR SPI3EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR SPDIFRXEN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR USART2EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR USART3EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR UART4EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR UART5EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR I2C1EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR I2C2EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR I2C3EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR CECEN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR DAC12EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR UART7EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR UART8EN LL_C1_APB1_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE void LL_C1_APB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB1LENR, Periphs);
- }
- /**
- * @brief Enable C1 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n (*)
- * APB1LLPENR SPI2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART4LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART5LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR CECLPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART7LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART8LPEN LL_C1_APB1_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB1LLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB1LLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n (*)
- * APB1LLPENR SPI2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART4LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART5LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR CECLPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART7LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART8LPEN LL_C1_APB1_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB1LLPENR, Periphs);
- }
- /**
- * @brief Enable C1 APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_C1_APB1_GRP2_EnableClock\n
- * APB1HENR SWPMIEN LL_C1_APB1_GRP2_EnableClock\n
- * APB1HENR OPAMPEN LL_C1_APB1_GRP2_EnableClock\n
- * APB1HENR MDIOSEN LL_C1_APB1_GRP2_EnableClock\n
- * APB1HENR FDCANEN LL_C1_APB1_GRP2_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP2_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB1HENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB1HENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 APB1 peripheral clock is enabled or not
- * @rmtoll APB1HENR CRSEN LL_C1_APB1_GRP2_IsEnabledClock\n
- * APB1HENR SWPMIEN LL_C1_APB1_GRP2_IsEnabledClock\n
- * APB1HENR OPAMPEN LL_C1_APB1_GRP2_IsEnabledClock\n
- * APB1HENR MDIOSEN LL_C1_APB1_GRP2_IsEnabledClock\n
- * APB1HENR FDCANEN LL_C1_APB1_GRP2_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_APB1_GRP2_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->APB1HENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C1 APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_C1_APB1_GRP2_DisableClock\n
- * APB1HENR SWPMIEN LL_C1_APB1_GRP2_DisableClock\n
- * APB1HENR OPAMPEN LL_C1_APB1_GRP2_DisableClock\n
- * APB1HENR MDIOSEN LL_C1_APB1_GRP2_DisableClock\n
- * APB1HENR FDCANEN LL_C1_APB1_GRP2_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP2_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB1HENR, Periphs);
- }
- /**
- * @brief Enable C1 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_C1_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_C1_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_C1_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_C1_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_C1_APB1_GRP2_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP2_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB1HLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB1HLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_C1_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_C1_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_C1_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_C1_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_C1_APB1_GRP2_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP2_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB1HLPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB2 APB2
- * @{
- */
- /**
- * @brief Enable C1 APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR TIM8EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR USART1EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR USART6EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR UART9EN LL_C1_APB2_GRP1_EnableClock\n (*)
- * APB2ENR USART10EN LL_C1_APB2_GRP1_EnableClock\n (*)
- * APB2ENR SPI1EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR SPI4EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR TIM15EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR TIM16EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR TIM17EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR SPI5EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR SAI1EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR SAI2EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR SAI3EN LL_C1_APB2_GRP1_EnableClock\n (*)
- * APB2ENR DFSDM1EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR HRTIMEN LL_C1_APB2_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 APB2 peripheral clock is enabled or not
- * @rmtoll APB2ENR TIM1EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM8EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART1EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART6EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR UART9EN LL_C1_APB2_GRP1_IsEnabledClock\n (*)
- * APB2ENR USART10EN LL_C1_APB2_GRP1_IsEnabledClock\n (*)
- * APB2ENR SPI1EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI4EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM15EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM16EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM17EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI5EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI1EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI2EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI3EN LL_C1_APB2_GRP1_IsEnabledClock\n (*)
- * APB2ENR DFSDM1EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR HRTIMEN LL_C1_APB2_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE uint32_t LL_C1_APB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->APB2ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C1 APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR TIM8EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR USART1EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR USART6EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR UART9EN LL_C1_APB2_GRP1_DisableClock\n (*)
- * APB2ENR USART10EN LL_C1_APB2_GRP1_DisableClock\n (*)
- * APB2ENR SPI1EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR SPI4EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR TIM15EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR TIM16EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR TIM17EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR SPI5EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR SAI1EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR SAI2EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR SAI3EN LL_C1_APB2_GRP1_DisableClock\n (*)
- * APB2ENR DFSDM1EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR HRTIMEN LL_C1_APB2_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB2ENR, Periphs);
- }
- /**
- * @brief Enable C1 APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM8LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART6LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2ENR UART9EN LL_C1_APB2_GRP1_EnableClockSleep\n (*)
- * APB2ENR USART10EN LL_C1_APB2_GRP1_EnableClockSleep\n (*)
- * APB2LPENR SPI1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI4LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM15LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM16LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM17LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI5LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI2LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI3LPEN LL_C1_APB2_GRP1_EnableClockSleep\n (*)
- * APB2LPENR DFSDM1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_C1_APB2_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM8LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR USART1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR UART9LPEN LL_C1_APB2_GRP1_DisableClockSleep\n (*)
- * APB2LPENR USART10LPEN LL_C1_APB2_GRP1_DisableClockSleep\n (*)
- * APB2LPENR USART6LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI4LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM15LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM16LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM17LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI5LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI2LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI3LPEN LL_C1_APB2_GRP1_DisableClockSleep\n (*)
- * APB2LPENR DFSDM1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_C1_APB2_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB4 APB4
- * @{
- */
- /**
- * @brief Enable C1 APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR LPUART1EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR SPI6EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR I2C4EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM2EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM3EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM4EN LL_C1_APB4_GRP1_EnableClock\n (*)
- * APB4ENR LPTIM5EN LL_C1_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DAC2EN LL_C1_APB4_GRP1_EnableClock\n (*)
- * APB4ENR COMP12EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR VREFEN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR RTCAPBEN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR SAI4EN LL_C1_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DTSEN LL_C1_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DFSDM2EN LL_C1_APB4_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 APB4 peripheral clock is enabled or not
- * @rmtoll APB4ENR SYSCFGEN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPUART1EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SPI6EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR I2C4EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM2EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM3EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM4EN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR LPTIM5EN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR COMP12EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR VREFEN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR RTCAPBEN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SAI4EN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR DTSEN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR DFSDM2EN LL_C1_APB4_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_APB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->APB4ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C1 APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR LPUART1EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR SPI6EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR I2C4EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM2EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM3EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM4EN LL_C1_APB4_GRP1_DisableClock\n (*)
- * APB4ENR LPTIM5EN LL_C1_APB4_GRP1_DisableClock\n (*)
- * APB4ENR COMP12EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR VREFEN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR RTCAPBEN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR SAI4EN LL_C1_APB4_GRP1_DisableClock\n (*)
- * APB4ENR DTSEN LL_C1_APB4_GRP1_DisableClock\n (*)
- * APB4ENR DFSDM2EN LL_C1_APB4_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB4ENR, Periphs);
- }
- /**
- * @brief Enable C1 APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SPI6LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR I2C4LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR LPTIM4LPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR LPTIM5LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR COMP12LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR VREFLPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SAI4LPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
- * APB4ENR DTSLPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
- * APB4ENR DFSDM2LPEN LL_C1_APB4_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SPI6LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR I2C4LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM4LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM5LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR COMP12LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR VREFLPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SAI4LPEN LL_C1_APB4_GRP1_DisableClockSleep\n (*)
- * APB4ENR DTSLPEN LL_C1_APB4_GRP1_DisableClockSleep\n (*)
- * APB4ENR DFSDM2LPEN LL_C1_APB4_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB4LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB3 AHB3
- * @{
- */
- /**
- * @brief Enable C2 AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR DMA2DEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR JPGDECEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR FMCEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR QSPIEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR SDMMC1EN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR FLASHEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR DTCM1EN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR DTCM2EN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR ITCMEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR AXISRAMEN LL_C2_AHB3_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 AHB3 peripheral clock is enabled or not
- * @rmtoll AHB3ENR MDMAEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR DMA2DEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR JPGDECEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR FMCEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR QSPIEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR SDMMC1EN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR FLASHEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR DTCM1EN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR DTCM2EN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR ITCMEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR AXISRAMEN LL_C2_AHB3_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_AHB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->AHB3ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C2 AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR DMA2DEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR JPGDECEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR FMCEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR QSPIEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR SDMMC1EN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR FLASHEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR DTCM1EN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR DTCM2EN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR ITCMEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR AXISRAMEN LL_C2_AHB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB3ENR, Periphs);
- }
- /**
- * @brief Enable C2 AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FMCLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR QSPILPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR SDMMC1LPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_C2_AHB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FMCLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR QSPILPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR SDMMC1LPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_C2_AHB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB1 AHB1
- * @{
- */
- /**
- * @brief Enable C2 AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR DMA2EN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR ADC12EN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR ARTEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR ETH1MACEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR ETH1TXEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR ETH1RXEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB1OTGHSEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB2OTGHSEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB2OTGHSULPIEN LL_C2_AHB1_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB1ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB1ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 AHB1 peripheral clock is enabled or not
- * @rmtoll AHB1ENR DMA1EN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR DMA2EN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ADC12EN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ARTEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ETH1MACEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ETH1TXEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ETH1RXEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB1OTGHSEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB2OTGHSEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB2OTGHSULPIEN LL_C2_AHB1_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_AHB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->AHB1ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C2 AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR DMA2EN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR ADC12EN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR ARTEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR ETH1MACEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR ETH1TXEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR ETH1RXEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB1OTGHSEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB2OTGHSEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB2OTGHSULPIEN LL_C2_AHB1_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB1ENR, Periphs);
- }
- /**
- * @brief Enable C2 AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ARTLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ETH1MACLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ETH1TXLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ETH1RXLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB1OTGHSLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB2OTGHSULPILPEN LL_C2_AHB1_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB1LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB1LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ARTLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ETH1MACLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ETH1TXLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ETH1RXLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB1OTGHSLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB2OTGHSULPILPEN LL_C2_AHB1_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB1LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB2 AHB2
- * @{
- */
- /**
- * @brief Enable C2 AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_C2_AHB2_GRP1_EnableClock\n
- * AHB2ENR CRYPEN LL_C2_AHB2_GRP1_EnableClock\n
- * AHB2ENR HASHEN LL_C2_AHB2_GRP1_EnableClock\n
- * AHB2ENR RNGEN LL_C2_AHB2_GRP1_EnableClock\n
- * AHB2ENR SDMMC2EN LL_C2_AHB2_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 AHB2 peripheral clock is enabled or not
- * @rmtoll AHB2ENR DCMIEN LL_C2_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR CRYPEN LL_C2_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR HASHEN LL_C2_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR RNGEN LL_C2_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR SDMMC2EN LL_C2_AHB2_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_AHB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->AHB2ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C2 AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_C2_AHB2_GRP1_DisableClock\n
- * AHB2ENR CRYPEN LL_C2_AHB2_GRP1_DisableClock\n
- * AHB2ENR HASHEN LL_C2_AHB2_GRP1_DisableClock\n
- * AHB2ENR RNGEN LL_C2_AHB2_GRP1_DisableClock\n
- * AHB2ENR SDMMC2EN LL_C2_AHB2_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB2ENR, Periphs);
- }
- /**
- * @brief Enable C2 AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR HASHLPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR RNGLPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM1LPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM2LPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_C2_AHB2_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR HASHLPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR RNGLPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM1LPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM2LPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_C2_AHB2_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB4 AHB4
- * @{
- */
- /**
- * @brief Enable C2 AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOBEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOCEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIODEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOEEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOFEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOGEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOHEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOIEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOJEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOKEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR CRCEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR BDMAEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR ADC3EN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR HSEMEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR BKPRAMEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR SRAM4EN LL_C2_AHB4_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 AHB4 peripheral clock is enabled or not
- * @rmtoll AHB4ENR GPIOAEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOBEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOCEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIODEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOEEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOFEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOGEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOHEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOIEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOJEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOKEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR CRCEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR BDMAEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR ADC3EN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR HSEMEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR BKPRAMEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR SRAM4EN LL_C2_AHB4_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_AHB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->AHB4ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C2 AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOBEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOCEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIODEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOEEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOFEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOGEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOHEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOIEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOJEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOKEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR CRCEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR BDMAEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR ADC3EN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR HSEMEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR BKPRAMEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR SRAM4EN LL_C2_AHB4_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB4ENR, Periphs);
- }
- /**
- * @brief Enable C2 AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOJLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR CRCLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR BDMALPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR BKPRAMLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_C2_AHB4_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOJLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR CRCLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR BDMALPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR BKPRAMLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_C2_AHB4_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB4LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB3 APB3
- * @{
- */
- /**
- * @brief Enable C2 APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_C2_APB3_GRP1_EnableClock\n
- * APB3ENR DSIEN LL_C2_APB3_GRP1_EnableClock\n
- * APB3ENR WWDG1EN LL_C2_APB3_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 APB3 peripheral clock is enabled or not
- * @rmtoll APB3ENR LTDCEN LL_C2_APB3_GRP1_IsEnabledClock\n
- * APB3ENR DSIEN LL_C2_APB3_GRP1_IsEnabledClock\n
- * APB3ENR WWDG1EN LL_C2_APB3_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_APB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->APB3ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C2 APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_C2_APB3_GRP1_DisableClock\n
- * APB3ENR DSIEN LL_C2_APB3_GRP1_DisableClock\n
- * APB3ENR WWDG1EN LL_C2_APB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB3ENR, Periphs);
- }
- /**
- * @brief Enable C2 APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_C2_APB3_GRP1_EnableClockSleep\n
- * APB3LPENR DSILPEN LL_C2_APB3_GRP1_EnableClockSleep\n
- * APB3LPENR WWDG1LPEN LL_C2_APB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_C2_APB3_GRP1_DisableClockSleep\n
- * APB3LPENR DSILPEN LL_C2_APB3_GRP1_DisableClockSleep\n
- * APB3LPENR WWDG1LPEN LL_C2_APB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB1 APB1
- * @{
- */
- /**
- * @brief Enable C2 APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM3EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM4EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM5EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM6EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM7EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM12EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM13EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM14EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR LPTIM1EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR WWDG2EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR SPI2EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR SPI3EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR SPDIFRXEN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR USART2EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR USART3EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR UART4EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR UART5EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR I2C1EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR I2C2EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR I2C3EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR CECEN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR DAC12EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR UART7EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR UART8EN LL_C2_APB1_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB1LENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB1LENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 APB1 peripheral clock is enabled or not
- * @rmtoll APB1LENR TIM2EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM3EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM4EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM5EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM6EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM7EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM12EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM13EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM14EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR LPTIM1EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR WWDG2EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPI2EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPI3EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPDIFRXEN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART2EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART3EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART4EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART5EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C1EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C2EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C3EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR CECEN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR DAC12EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART7EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART8EN LL_C2_APB1_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_APB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->APB1LENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C2 APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM3EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM4EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM5EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM6EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM7EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM12EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM13EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM14EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR LPTIM1EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR WWDG2EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR SPI2EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR SPI3EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR SPDIFRXEN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR USART2EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR USART3EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR UART4EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR UART5EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR I2C1EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR I2C2EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR I2C3EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR CECEN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR DAC12EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR UART7EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR UART8EN LL_C2_APB1_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB1LENR, Periphs);
- }
- /**
- * @brief Enable C2 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPI2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART4LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART5LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR CECLPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART7LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART8LPEN LL_C2_APB1_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB1LLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB1LLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPI2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART4LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART5LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR CECLPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART7LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART8LPEN LL_C2_APB1_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB1LLPENR, Periphs);
- }
- /**
- * @brief Enable C2 APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_C2_APB1_GRP2_EnableClock\n
- * APB1HENR SWPMIEN LL_C2_APB1_GRP2_EnableClock\n
- * APB1HENR OPAMPEN LL_C2_APB1_GRP2_EnableClock\n
- * APB1HENR MDIOSEN LL_C2_APB1_GRP2_EnableClock\n
- * APB1HENR FDCANEN LL_C2_APB1_GRP2_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP2_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB1HENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB1HENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 APB1 peripheral clock is enabled or not
- * @rmtoll APB1HENR CRSEN LL_C2_APB1_GRP2_IsEnabledClock\n
- * APB1HENR SWPMIEN LL_C2_APB1_GRP2_IsEnabledClock\n
- * APB1HENR OPAMPEN LL_C2_APB1_GRP2_IsEnabledClock\n
- * APB1HENR MDIOSEN LL_C2_APB1_GRP2_IsEnabledClock\n
- * APB1HENR FDCANEN LL_C2_APB1_GRP2_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_APB1_GRP2_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->APB1HENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C2 APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_C2_APB1_GRP2_DisableClock\n
- * APB1HENR SWPMIEN LL_C2_APB1_GRP2_DisableClock\n
- * APB1HENR OPAMPEN LL_C2_APB1_GRP2_DisableClock\n
- * APB1HENR MDIOSEN LL_C2_APB1_GRP2_DisableClock\n
- * APB1HENR FDCANEN LL_C2_APB1_GRP2_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP2_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB1HENR, Periphs);
- }
- /**
- * @brief Enable C2 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_C2_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_C2_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_C2_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_C2_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_C2_APB1_GRP2_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP2_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB1HLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB1HLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_C2_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_C2_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_C2_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_C2_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_C2_APB1_GRP2_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP2_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB1HLPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB2 APB2
- * @{
- */
- /**
- * @brief Enable C2 APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR TIM8EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR USART1EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR USART6EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SPI1EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SPI4EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR TIM15EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR TIM16EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR TIM17EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SPI5EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SAI1EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SAI2EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SAI3EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR DFSDM1EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR HRTIMEN LL_C2_APB2_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 APB2 peripheral clock is enabled or not
- * @rmtoll APB2ENR TIM1EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM8EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART1EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART6EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI1EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI4EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM15EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM16EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM17EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI5EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI1EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI2EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI3EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR DFSDM1EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR HRTIMEN LL_C2_APB2_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_APB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->APB2ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C2 APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR TIM8EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR USART1EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR USART6EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SPI1EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SPI4EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR TIM15EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR TIM16EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR TIM17EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SPI5EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SAI1EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SAI2EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SAI3EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR DFSDM1EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR HRTIMEN LL_C2_APB2_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB2ENR, Periphs);
- }
- /**
- * @brief Enable C2 APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM8LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART6LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI4LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM15LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM16LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM17LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI5LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI2LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI3LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR DFSDM1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_C2_APB2_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM8LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR USART1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR USART6LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI4LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM15LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM16LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM17LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI5LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI2LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI3LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR DFSDM1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_C2_APB2_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB4 APB4
- * @{
- */
- /**
- * @brief Enable C2 APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR LPUART1EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR SPI6EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR I2C4EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM2EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM3EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM4EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM5EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR COMP12EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR VREFEN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR RTCAPBEN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR SAI4EN LL_C2_APB4_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- *
- * (*) value not defined in all devices
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 APB4 peripheral clock is enabled or not
- * @rmtoll APB4ENR SYSCFGEN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPUART1EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SPI6EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR I2C4EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM2EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM3EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM4EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM5EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR COMP12EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR VREFEN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR RTCAPBEN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SAI4EN LL_C2_APB4_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- *
- * (*) value not defined in all devices
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_APB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->APB4ENR, Periphs) == Periphs) ? 1U : 0U);
- }
- /**
- * @brief Disable C2 APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR LPUART1EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR SPI6EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR I2C4EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM2EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM3EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM4EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM5EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR COMP12EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR VREFEN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR RTCAPBEN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR SAI4EN LL_C2_APB4_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- *
- * (*) value not defined in all devices
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB4ENR, Periphs);
- }
- /**
- * @brief Enable C2 APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SPI6LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR I2C4LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM4LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM5LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR COMP12LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR VREFLPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SAI4LPEN LL_C2_APB4_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- *
- * (*) value not defined in all devices
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SPI6LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR I2C4LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM4LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM5LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR COMP12LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR VREFLPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SAI4LPEN LL_C2_APB4_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- *
- * (*) value not defined in all devices
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB4LPENR, Periphs);
- }
- /**
- * @}
- */
- #endif /*DUAL_CORE*/
- /**
- * @}
- */
- /**
- * @}
- */
- #endif /* defined(RCC) */
- /**
- * @}
- */
- #ifdef __cplusplus
- }
- #endif
- #endif /* STM32H7xx_LL_BUS_H */
|