|
@@ -43,7 +43,7 @@ CORE_SIM_INCLUDES := $(addsuffix /sim/, $(addprefix -I$(ROOT)/cores/, $(CORE_A
|
|
|
|
|
|
# Simulation
|
|
# Simulation
|
|
$(BUILD_TMP)/%_tb: sim/%_tb.v $(ICE40_LIBS) $(CORE_ALL_PREREQ) $(CORE_ALL_RTL_SRCS) $(CORE_ALL_SIM_SRCS)
|
|
$(BUILD_TMP)/%_tb: sim/%_tb.v $(ICE40_LIBS) $(CORE_ALL_PREREQ) $(CORE_ALL_RTL_SRCS) $(CORE_ALL_SIM_SRCS)
|
|
- iverilog -Wall -DSIM=1 -o $@ \
|
|
|
|
|
|
+ iverilog -Wall -Wno-portbind -Wno-timescale -DSIM=1 -o $@ \
|
|
$(CORE_SYNTH_INCLUDES) $(CORE_SIM_INCLUDES) \
|
|
$(CORE_SYNTH_INCLUDES) $(CORE_SIM_INCLUDES) \
|
|
$(addprefix -l, $(ICE40_LIBS) $(CORE_ALL_RTL_SRCS) $(CORE_ALL_SIM_SRCS)) \
|
|
$(addprefix -l, $(ICE40_LIBS) $(CORE_ALL_RTL_SRCS) $(CORE_ALL_SIM_SRCS)) \
|
|
$<
|
|
$<
|