/* * hdmi_buf.v * * vim: ts=4 sw=4 * * Copyright (C) 2020 Sylvain Munaut <tnt@246tNt.com> * All rights reserved. * * BSD 3-clause, see LICENSE.bsd * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are met: * * Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * * Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * * Neither the name of the <organization> nor the * names of its contributors may be used to endorse or promote products * derived from this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE * DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. */ `default_nettype none module hdmi_buf ( // Write port input wire [ 8:0] waddr, input wire [31:0] wdata, input wire wren, // Read port input wire [ 9:0] raddr, output wire [15:0] rdata, // Clock input wire clk ); genvar i; generate for (i=0; i<4; i=i+1) ice40_ebr #( .READ_MODE(2), .WRITE_MODE(1) ) ebr_wrap_I ( .wr_addr(waddr), .wr_data({wdata[i*4+:4], wdata[16+i*4+:4]}), .wr_mask(8'h00), .wr_ena(wren), .wr_clk(clk), .rd_addr(raddr), .rd_data(rdata[i*4+:4]), .rd_ena(1'b1), .rd_clk(clk) ); endgenerate endmodule