hub75_phy_ddr.v 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * hub75_phy_ddr.v
  3. *
  4. * vim: ts=4 sw=4
  5. *
  6. * Copyright (C) 2019 Sylvain Munaut <tnt@246tNt.com>
  7. * Copyright (C) 2019 Piotr Esden-Tempski <piotr@esden.net>
  8. * All rights reserved.
  9. *
  10. * LGPL v3+, see LICENSE.lgpl3
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU Lesser General Public
  14. * License as published by the Free Software Foundation; either
  15. * version 3 of the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  20. * Lesser General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU Lesser General Public License
  23. * along with this program; if not, write to the Free Software Foundation,
  24. * Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  25. */
  26. `default_nettype none
  27. module hub75_phy_ddr #(
  28. parameter integer N_BANKS = 2,
  29. parameter integer N_ROWS = 32,
  30. parameter integer N_CHANS = 3,
  31. parameter integer PHY_N = 1, // # of PHY in //
  32. parameter integer PHY_AIR = 0, // PHY Address Inc/Reset
  33. parameter integer PHY_DDR = 1, // PHY DDR Phase
  34. // Auto-set
  35. parameter integer SDW = N_BANKS * N_CHANS,
  36. parameter integer ESDW = SDW / 2,
  37. parameter integer LOG_N_ROWS = $clog2(N_ROWS)
  38. )(
  39. // Hub75 interface pads
  40. output wire [PHY_N-1:0] hub75_addr_inc,
  41. output wire [PHY_N-1:0] hub75_addr_rst,
  42. output wire [(PHY_N*LOG_N_ROWS)-1:0] hub75_addr,
  43. output wire [ESDW-1 :0] hub75_data,
  44. output wire [PHY_N-1:0] hub75_clk,
  45. output wire [PHY_N-1:0] hub75_le,
  46. output wire [PHY_N-1:0] hub75_blank,
  47. // PHY interface signals
  48. input wire phy_addr_inc,
  49. input wire phy_addr_rst,
  50. input wire [LOG_N_ROWS-1:0] phy_addr,
  51. input wire [SDW-1:0] phy_data,
  52. input wire phy_clk,
  53. input wire phy_le,
  54. input wire phy_blank,
  55. // Clock / Reset
  56. input wire clk,
  57. input wire clk_2x,
  58. input wire rst
  59. );
  60. // Signals
  61. // -------
  62. // Sync
  63. reg sync_toggle;
  64. reg sync_done;
  65. reg [1:0] sync_cap;
  66. reg [1:0] sync; // [0] in phase with clk, [1] is clk_n
  67. // Cross-clock
  68. reg cc_addr_inc;
  69. reg cc_addr_rst;
  70. reg [LOG_N_ROWS-1:0] cc_addr;
  71. reg [(N_BANKS*N_CHANS)-1:0] cc_data;
  72. reg cc_clk;
  73. reg cc_le;
  74. reg cc_blank;
  75. // Data Mux
  76. wire [ESDW-1:0] mux_data;
  77. // External Shift clock
  78. reg clk_sig;
  79. // Capture signals in 2x domain
  80. // ----------------------------
  81. // Sync signals
  82. always @(posedge clk or posedge rst)
  83. if (rst)
  84. sync_toggle <= 1'b0;
  85. else
  86. sync_toggle <= ~sync_toggle;
  87. always @(posedge clk_2x or posedge rst)
  88. begin
  89. if (rst) begin
  90. sync_done <= 1'b0;
  91. sync_cap <= 2'b00;
  92. sync <= 2'b00;
  93. end else begin
  94. sync_done <= sync_done | (sync_cap[0] ^ sync_cap[1]);
  95. sync_cap <= { sync_cap[0], sync_toggle };
  96. sync[0] <= sync_done ? ~sync[0] : (sync_cap[0] ^ sync_cap[1]);
  97. sync[1] <= sync[0];
  98. end
  99. end
  100. // Capture
  101. always @(posedge clk_2x or posedge rst)
  102. begin
  103. if (rst) begin
  104. cc_addr_inc <= 1'b0;
  105. cc_addr_rst <= 1'b0;
  106. cc_addr <= 0;
  107. cc_data <= 0;
  108. cc_clk <= 1'b0;
  109. cc_le <= 1'b0;
  110. cc_blank <= 1'b0;
  111. end else if (sync[0]) begin
  112. cc_addr_inc <= phy_addr_inc ^ PHY_AIR[1];
  113. cc_addr_rst <= phy_addr_rst ^ PHY_AIR[2];
  114. cc_addr <= phy_addr;
  115. cc_data <= phy_data;
  116. cc_clk <= phy_clk;
  117. cc_le <= phy_le;
  118. cc_blank <= phy_blank;
  119. end
  120. end
  121. // IOB
  122. // ---
  123. // Address
  124. genvar i;
  125. generate
  126. if (PHY_AIR == 0) begin
  127. for (i=0; i<PHY_N; i=i+1)
  128. SB_IO #(
  129. .PIN_TYPE(6'b010100),
  130. .PULLUP(1'b0),
  131. .NEG_TRIGGER(1'b0),
  132. .IO_STANDARD("SB_LVCMOS")
  133. ) iob_addr_I[LOG_N_ROWS-1:0] (
  134. .PACKAGE_PIN(hub75_addr[i*LOG_N_ROWS+:LOG_N_ROWS]),
  135. .CLOCK_ENABLE(1'b1),
  136. .OUTPUT_CLK(clk_2x),
  137. .D_OUT_0(cc_addr)
  138. );
  139. end else begin
  140. SB_IO #(
  141. .PIN_TYPE(6'b010100),
  142. .PULLUP(1'b0),
  143. .NEG_TRIGGER(1'b0),
  144. .IO_STANDARD("SB_LVCMOS")
  145. ) iob_addr_inc_I[PHY_N-1:0] (
  146. .PACKAGE_PIN(hub75_addr_inc),
  147. .CLOCK_ENABLE(1'b1),
  148. .OUTPUT_CLK(clk_2x),
  149. .D_OUT_0(cc_addr_inc)
  150. );
  151. SB_IO #(
  152. .PIN_TYPE(6'b010100),
  153. .PULLUP(1'b0),
  154. .NEG_TRIGGER(1'b0),
  155. .IO_STANDARD("SB_LVCMOS")
  156. ) iob_addr_rst_I[PHY_N-1:0] (
  157. .PACKAGE_PIN(hub75_addr_rst),
  158. .CLOCK_ENABLE(1'b1),
  159. .OUTPUT_CLK(clk_2x),
  160. .D_OUT_0(cc_addr_rst)
  161. );
  162. end
  163. endgenerate
  164. // Data lines
  165. for (i=0; i<ESDW; i=i+N_CHANS)
  166. assign mux_data[i+:N_CHANS] = cc_clk ? (sync[0] ? cc_data[2*i+:N_CHANS] : cc_data[2*i+N_CHANS+:N_CHANS]) : 0;
  167. SB_IO #(
  168. .PIN_TYPE(6'b010100),
  169. .PULLUP(1'b0),
  170. .NEG_TRIGGER(1'b0),
  171. .IO_STANDARD("SB_LVCMOS")
  172. ) iob_data_I[ESDW-1:0] (
  173. .PACKAGE_PIN(hub75_data),
  174. .CLOCK_ENABLE(1'b1),
  175. .OUTPUT_CLK(clk_2x),
  176. .D_OUT_0(mux_data)
  177. );
  178. // Clock DDR register
  179. always @(posedge clk_2x)
  180. clk_sig <= cc_clk ? sync[0] : 1'b1;
  181. SB_IO #(
  182. .PIN_TYPE(6'b010000),
  183. .PULLUP(1'b0),
  184. .NEG_TRIGGER(1'b0),
  185. .IO_STANDARD("SB_LVCMOS")
  186. ) iob_clk_I[PHY_N-1:0] (
  187. .PACKAGE_PIN(hub75_clk),
  188. .CLOCK_ENABLE(1'b1),
  189. .OUTPUT_CLK(clk_2x),
  190. .D_OUT_0(clk_sig | (PHY_DDR == 2)),
  191. .D_OUT_1(clk_sig)
  192. );
  193. // Latch
  194. SB_IO #(
  195. .PIN_TYPE(6'b010100),
  196. .PULLUP(1'b0),
  197. .NEG_TRIGGER(1'b0),
  198. .IO_STANDARD("SB_LVCMOS")
  199. ) iob_le_I[PHY_N-1:0] (
  200. .PACKAGE_PIN(hub75_le),
  201. .CLOCK_ENABLE(1'b1),
  202. .OUTPUT_CLK(clk_2x),
  203. .D_OUT_0(cc_le)
  204. );
  205. // Blanking
  206. SB_IO #(
  207. .PIN_TYPE(6'b010100),
  208. .PULLUP(1'b0),
  209. .NEG_TRIGGER(1'b0),
  210. .IO_STANDARD("SB_LVCMOS")
  211. ) iob_blank_I[PHY_N-1:0] (
  212. .PACKAGE_PIN(hub75_blank),
  213. .CLOCK_ENABLE(1'b1),
  214. .OUTPUT_CLK(clk_2x),
  215. .D_OUT_0(cc_blank)
  216. );
  217. endmodule