hram_phy_ice40.v 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * hram_phy_ice40.v
  3. *
  4. * vim: ts=4 sw=4
  5. *
  6. * Copyright (C) 2020 Sylvain Munaut <tnt@246tNt.com>
  7. * All rights reserved.
  8. *
  9. * BSD 3-clause, see LICENSE.bsd
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions are met:
  13. * * Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer.
  15. * * Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * * Neither the name of the <organization> nor the
  19. * names of its contributors may be used to endorse or promote products
  20. * derived from this software without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  23. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  26. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  27. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  28. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  29. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  31. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. */
  33. `default_nettype none
  34. module hram_phy_ice40 #(
  35. parameter integer SERDES_GRP_BASE = 0
  36. )(
  37. // HyperRAM pins
  38. inout wire [7:0] hram_dq,
  39. inout wire hram_rwds,
  40. output wire hram_ck,
  41. output wire [3:0] hram_cs_n,
  42. output wire hram_rst_n,
  43. // PHY interface
  44. input wire [ 1:0] phy_ck_en,
  45. output wire [ 3:0] phy_rwds_in,
  46. input wire [ 3:0] phy_rwds_out,
  47. input wire [ 1:0] phy_rwds_oe,
  48. output wire [31:0] phy_dq_in,
  49. input wire [31:0] phy_dq_out,
  50. input wire [ 1:0] phy_dq_oe,
  51. input wire [ 3:0] phy_cs_n,
  52. input wire phy_rst_n,
  53. // PHY configuration
  54. input wire [ 7:0] phy_cfg_wdata,
  55. output wire [ 7:0] phy_cfg_rdata,
  56. input wire phy_cfg_stb,
  57. // Clocks / Sync
  58. output reg [ 3:0] clk_rd_delay,
  59. input wire clk_1x,
  60. input wire clk_4x,
  61. input wire clk_rd,
  62. input wire sync_4x,
  63. input wire sync_rd
  64. );
  65. // Signals
  66. // -------
  67. reg phy_edge;
  68. reg [1:0] phy_phase;
  69. wire [1:0] serdes_ck_dout;
  70. wire [1:0] serdes_rwds_din;
  71. wire [1:0] serdes_rwds_dout;
  72. wire [1:0] serdes_rwds_oe;
  73. wire [1:0] serdes_dq_din[0:8];
  74. wire [1:0] serdes_dq_dout[0:8];
  75. wire [1:0] serdes_dq_oe[0:8];
  76. reg [3:0] iob_cs_n;
  77. // Config
  78. // ------
  79. always @(posedge clk_1x)
  80. if (phy_cfg_stb) begin
  81. phy_edge <= phy_cfg_wdata[6];
  82. phy_phase <= phy_cfg_wdata[5:4];
  83. clk_rd_delay <= phy_cfg_wdata[3:0];
  84. end
  85. assign phy_cfg_rdata = {
  86. 1'b0,
  87. phy_edge,
  88. phy_phase,
  89. clk_rd_delay
  90. };
  91. // Clock
  92. // -----
  93. ice40_oserdes #(
  94. .MODE("CLK90_2X"),
  95. .SERDES_GRP(SERDES_GRP_BASE + 'h90)
  96. ) oserdes_ck_I (
  97. .d({2'b00, phy_ck_en}),
  98. .q(serdes_ck_dout),
  99. .sync(sync_4x),
  100. .clk_1x(clk_1x),
  101. .clk_4x(clk_4x)
  102. );
  103. SB_IO #(
  104. .PIN_TYPE(6'b1100_01)
  105. ) io_ck_I (
  106. .PACKAGE_PIN(hram_ck),
  107. .OUTPUT_ENABLE(1'b1),
  108. .D_OUT_0(serdes_ck_dout[0]),
  109. .D_OUT_1(serdes_ck_dout[1]),
  110. .OUTPUT_CLK(clk_4x)
  111. );
  112. // RWDS
  113. // ----
  114. ice40_oserdes #(
  115. .MODE("DATA"),
  116. .SERDES_GRP(SERDES_GRP_BASE + 'h80)
  117. ) oserdes_rwds_o_I (
  118. .d(phy_rwds_out),
  119. .q(serdes_rwds_dout),
  120. .sync(sync_4x),
  121. .clk_1x(clk_1x),
  122. .clk_4x(clk_4x)
  123. );
  124. ice40_oserdes #(
  125. .MODE("DATA"),
  126. .SERDES_GRP(SERDES_GRP_BASE + 'h81)
  127. ) oserdes_rwds_oe_I (
  128. .d({phy_rwds_oe[1], phy_rwds_oe[1], phy_rwds_oe[0], phy_rwds_oe[0]}),
  129. .q(serdes_rwds_oe),
  130. .sync(sync_4x),
  131. .clk_1x(clk_1x),
  132. .clk_4x(clk_4x)
  133. );
  134. ice40_iserdes #(
  135. .EDGE_SEL("DUAL_POS_POS"),
  136. .PHASE_SEL("DYNAMIC"),
  137. .SERDES_GRP(SERDES_GRP_BASE + 'h80)
  138. ) iserdes_rwds_I (
  139. .d(serdes_rwds_din),
  140. .q(phy_rwds_in),
  141. .edge_sel(phy_edge),
  142. .phase_sel(phy_phase),
  143. .sync(sync_rd),
  144. .clk_1x(clk_1x),
  145. .clk_4x(clk_rd)
  146. );
  147. SB_IO #(
  148. .PIN_TYPE(6'b 1101_00)
  149. ) io_rwds_I (
  150. .PACKAGE_PIN(hram_rwds),
  151. .OUTPUT_ENABLE(serdes_rwds_oe[0]),
  152. .D_OUT_0(serdes_rwds_dout[0]),
  153. .D_IN_0(serdes_rwds_din[0]),
  154. .D_IN_1(serdes_rwds_din[1]),
  155. .OUTPUT_CLK(clk_4x),
  156. .INPUT_CLK(clk_rd)
  157. );
  158. // DQ
  159. // --
  160. generate
  161. genvar i;
  162. for (i=0; i<8; i=i+1)
  163. begin
  164. ice40_oserdes #(
  165. .MODE("DATA"),
  166. .SERDES_GRP(SERDES_GRP_BASE + (i<<4))
  167. ) oserdes_dq_o_I (
  168. .d({phy_dq_out[24+i], phy_dq_out[16+i], phy_dq_out[8+i], phy_dq_out[i]}),
  169. .q(serdes_dq_dout[i]),
  170. .sync(sync_4x),
  171. .clk_1x(clk_1x),
  172. .clk_4x(clk_4x)
  173. );
  174. ice40_oserdes #(
  175. .MODE("DATA"),
  176. .SERDES_GRP(SERDES_GRP_BASE + (i<<4) + 1)
  177. ) oserdes_dq_oe_I (
  178. .d({phy_dq_oe[1], phy_dq_oe[1], phy_dq_oe[0], phy_dq_oe[0]}),
  179. .q(serdes_dq_oe[i]),
  180. .sync(sync_4x),
  181. .clk_1x(clk_1x),
  182. .clk_4x(clk_4x)
  183. );
  184. ice40_iserdes #(
  185. .EDGE_SEL("DUAL_POS_POS"),
  186. .PHASE_SEL("DYNAMIC"),
  187. .SERDES_GRP(SERDES_GRP_BASE + (i<<4))
  188. ) iserdes_dq_I (
  189. .d(serdes_dq_din[i]),
  190. .q({phy_dq_in[24+i], phy_dq_in[16+i], phy_dq_in[8+i], phy_dq_in[i]}),
  191. .edge_sel(phy_edge),
  192. .phase_sel(phy_phase),
  193. .sync(sync_rd),
  194. .clk_1x(clk_1x),
  195. .clk_4x(clk_rd)
  196. );
  197. SB_IO #(
  198. .PIN_TYPE(6'b 1101_00)
  199. ) io_dq_I (
  200. .PACKAGE_PIN(hram_dq[i]),
  201. .OUTPUT_ENABLE(serdes_dq_oe[i][0]),
  202. .D_OUT_0(serdes_dq_dout[i][0]),
  203. .D_IN_0(serdes_dq_din[i][0]),
  204. .D_IN_1(serdes_dq_din[i][1]),
  205. .OUTPUT_CLK(clk_4x),
  206. .INPUT_CLK(clk_rd)
  207. );
  208. end
  209. endgenerate
  210. // Aux signals
  211. // -----------
  212. always @(posedge clk_1x)
  213. iob_cs_n <= phy_cs_n;
  214. SB_IO #(
  215. .PIN_TYPE(6'b 1101_01)
  216. ) io_cs_n_I[3:0] (
  217. .PACKAGE_PIN(hram_cs_n),
  218. .OUTPUT_ENABLE(1'b1),
  219. .D_OUT_0(iob_cs_n),
  220. .OUTPUT_CLK(clk_4x)
  221. );
  222. assign hram_rst_n = phy_rst_n;
  223. endmodule