core-rules.mk 1.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859
  1. #
  2. # core-rules.mk
  3. #
  4. # Save value
  5. THIS_CORE := $(CORE)
  6. # Default tools
  7. IVERILOG ?= iverilog
  8. ICE40_LIBS ?= $(shell yosys-config --datdir/ice40/cells_sim.v)
  9. # Must be first rule and call it 'all' by convention
  10. all: sim
  11. # Root directory
  12. ROOT := $(abspath $(dir $(lastword $(MAKEFILE_LIST)))/..)
  13. # Temporary build-directory
  14. BUILD_TMP := $(abspath build-tmp)
  15. $(BUILD_TMP):
  16. mkdir -p $(BUILD_TMP)
  17. # Discover all cores
  18. $(foreach core_dir, $(wildcard $(ROOT)/cores/*), $(eval include $(core_dir)/core.mk))
  19. # Resolve dependency tree for project and collect sources
  20. $(BUILD_TMP)/core-deps.mk: Makefile $(BUILD_TMP) $(BUILD_TMP)/deps-core-$(THIS_CORE)
  21. @echo "include $(BUILD_TMP)/deps-core-*" > $@
  22. @echo "CORE_ALL_DEPS := \$$(DEPS_SOLVE_TMP)" >> $@
  23. @echo "CORE_ALL_RTL_SRCS := \$$(RTL_SRCS_SOLVE_TMP)" >> $@
  24. @echo "CORE_ALL_SIM_SRCS := \$$(SIM_SRCS_SOLVE_TMP)" >> $@
  25. @echo "CORE_ALL_PREREQ := \$$(PREREQ_SOLVE_TMP)" >> $@
  26. include $(BUILD_TMP)/core-deps.mk
  27. # Include path
  28. CORE_SYNTH_INCLUDES := $(addsuffix /rtl/, $(addprefix -I$(ROOT)/cores/, $(CORE_ALL_DEPS)))
  29. CORE_SIM_INCLUDES := $(addsuffix /sim/, $(addprefix -I$(ROOT)/cores/, $(CORE_ALL_DEPS)))
  30. # Simulation
  31. $(BUILD_TMP)/%_tb: sim/%_tb.v $(ICE40_LIBS) $(CORE_ALL_PREREQ) $(CORE_ALL_RTL_SRCS) $(CORE_ALL_SIM_SRCS)
  32. iverilog -Wall -Wno-portbind -Wno-timescale -DSIM=1 -o $@ \
  33. $(CORE_SYNTH_INCLUDES) $(CORE_SIM_INCLUDES) \
  34. $(addprefix -l, $(ICE40_LIBS) $(CORE_ALL_RTL_SRCS) $(CORE_ALL_SIM_SRCS)) \
  35. $<
  36. # Action targets
  37. sim: $(addprefix $(BUILD_TMP)/, $(TESTBENCHES_$(THIS_CORE)))
  38. clean:
  39. @rm -Rf $(BUILD_TMP)
  40. .PHONY: all sim clean