123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201 |
- /*
- * hub75_fb_writein.v
- *
- * vim: ts=4 sw=4
- *
- * Copyright (C) 2019 Sylvain Munaut <tnt@246tNt.com>
- * All rights reserved.
- *
- * LGPL v3+, see LICENSE.lgpl3
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU Lesser General Public
- * License as published by the Free Software Foundation; either
- * version 3 of the License, or (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- * Lesser General Public License for more details.
- *
- * You should have received a copy of the GNU Lesser General Public License
- * along with this program; if not, write to the Free Software Foundation,
- * Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
- */
- `default_nettype none
- module hub75_fb_writein #(
- parameter integer N_BANKS = 2,
- parameter integer N_ROWS = 32,
- parameter integer N_COLS = 64,
- parameter integer BITDEPTH = 24,
- parameter integer FB_AW = 13,
- parameter integer FB_DW = 16,
- parameter integer FB_DC = 2,
- // Auto-set
- parameter integer LOG_N_BANKS = $clog2(N_BANKS),
- parameter integer LOG_N_ROWS = $clog2(N_ROWS),
- parameter integer LOG_N_COLS = $clog2(N_COLS)
- )(
- // Write interface - Row store/swap
- input wire [LOG_N_BANKS-1:0] wr_bank_addr,
- input wire [LOG_N_ROWS-1:0] wr_row_addr,
- input wire wr_row_store,
- output wire wr_row_rdy,
- input wire wr_row_swap,
- // Write interface - Access
- input wire [BITDEPTH-1:0] wr_data,
- input wire [LOG_N_COLS-1:0] wr_col_addr,
- input wire wr_en,
- // Write In - Control
- output wire ctrl_req,
- input wire ctrl_gnt,
- output reg ctrl_rel,
- // Write In - Frame Buffer Access
- output wire [FB_AW-1:0] fb_addr,
- output wire [FB_DW-1:0] fb_data,
- output wire fb_wren,
- // Clock / Reset
- input wire clk,
- input wire rst
- );
- // Counter = [ col_addr : dc_idx ]
- localparam integer CS = $clog2(FB_DC);
- localparam integer CW = LOG_N_COLS + CS;
- // Signals
- // -------
- // Write-in process
- reg wip_buf;
- reg wip_pending;
- reg wip_running;
- reg wip_ready;
- reg [LOG_N_BANKS-1:0] wip_bank_addr;
- reg [LOG_N_ROWS-1:0] wip_row_addr;
- reg [CW-1:0] wip_cnt;
- reg wip_last;
- // Line buffer access
- wire [LOG_N_COLS-1:0] wilb_col_addr;
- wire [BITDEPTH-1:0] wilb_data;
- wire wilb_rden;
- wire [FB_DW*FB_DC-1:0] wilb_data_ext;
- // Frame buffer access
- reg [FB_AW-1:0] fb_addr_i;
- reg fb_wren_i;
- // Control
- // -------
- // Buffer swap
- always @(posedge clk or posedge rst)
- if (rst)
- wip_buf <= 1'b0;
- else
- wip_buf <= wip_buf ^ wr_row_swap;
- // Track status and requests
- always @(posedge clk or posedge rst)
- if (rst) begin
- wip_pending <= 1'b0;
- wip_running <= 1'b0;
- wip_ready <= 1'b1;
- end else begin
- wip_pending <= (wip_pending & ~ctrl_gnt) | wr_row_store;
- wip_running <= (wip_running & ~wip_last) | ctrl_gnt;
- wip_ready <= (wip_ready | wip_last) & ~wr_row_store;
- end
- // Arbiter interface
- assign ctrl_req = wip_pending;
- always @(posedge clk)
- ctrl_rel <= wip_last;
- // Write interface
- assign wr_row_rdy = wip_ready;
- // Latch bank/row address
- always @(posedge clk)
- if (wr_row_store) begin
- wip_bank_addr <= wr_bank_addr;
- wip_row_addr <= wr_row_addr;
- end
- // Counter
- always @(posedge clk)
- if (~wip_running) begin
- wip_cnt <= 0;
- wip_last <= 1'b0;
- end else begin
- wip_cnt <= wip_cnt + 1;
- wip_last <= wip_cnt == ((N_COLS << CS) - 2);
- end
- // Line buffer
- // -----------
- hub75_linebuffer #(
- .N_WORDS(1),
- .WORD_WIDTH(BITDEPTH),
- .ADDR_WIDTH(1 + LOG_N_COLS)
- ) writein_buf_I (
- .wr_addr({~wip_buf, wr_col_addr}),
- .wr_data(wr_data),
- .wr_mask(1'b1),
- .wr_ena(wr_en),
- .rd_addr({wip_buf, wilb_col_addr}),
- .rd_data(wilb_data),
- .rd_ena(wilb_rden),
- .clk(clk)
- );
- // Line buffer -> Frame buffer
- // ---------------------------
- // Line buffer read
- assign wilb_col_addr = wip_cnt[CW-1:CS];
- assign wilb_rden = wip_running;
- // Route data from frame buffer to line buffer
- // Extend it to a multiple of the frame buffer data width
- assign wilb_data_ext = { {(FB_DW*FB_DC-BITDEPTH){1'b0}}, wilb_data };
- // Mux
- generate
- if (CS > 0)
- assign fb_data = wilb_data_ext[FB_DW*fb_addr_i[CS-1:0]+:FB_DW];
- else
- assign fb_data = wilb_data_ext;
- endgenerate
- // Sync FB command with the read data from line buffer (1 cycle delay)
- always @(posedge clk)
- begin
- fb_addr_i[FB_AW-1:CS] <= { wip_row_addr, wip_cnt[CW-1:CS], wip_bank_addr };
- if (CS > 0)
- fb_addr_i[CS-1:0] <= wip_cnt[CS-1:0];
- fb_wren_i <= wip_running;
- end
- assign fb_addr = fb_addr_i;
- assign fb_wren = fb_wren_i;
- endmodule // hub75_fb_writein
|