top.v 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. * top.v
  3. *
  4. * vim: ts=4 sw=4
  5. *
  6. * Copyright (C) 2019 Sylvain Munaut <tnt@246tNt.com>
  7. * All rights reserved.
  8. *
  9. * BSD 3-clause, see LICENSE.bsd
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions are met:
  13. * * Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer.
  15. * * Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * * Neither the name of the <organization> nor the
  19. * names of its contributors may be used to endorse or promote products
  20. * derived from this software without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  23. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  26. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  27. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  28. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  29. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  31. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. */
  33. `default_nettype none
  34. module top (
  35. // SPI
  36. inout wire spi_mosi,
  37. inout wire spi_miso,
  38. inout wire spi_clk,
  39. inout wire spi_flash_cs_n,
  40. inout wire spi_ram_cs_n,
  41. // USB
  42. inout wire usb_dp,
  43. inout wire usb_dn,
  44. output wire usb_pu,
  45. // Debug UART
  46. input wire uart_rx,
  47. output wire uart_tx,
  48. // LED
  49. output wire [2:0] rgb,
  50. // Clock
  51. input wire clk_in
  52. );
  53. localparam WB_N = 6;
  54. localparam WB_DW = 32;
  55. localparam WB_AW = 16;
  56. localparam WB_AI = 2;
  57. genvar i;
  58. // Signals
  59. // -------
  60. // Memory bus
  61. wire mem_valid;
  62. wire mem_instr;
  63. wire mem_ready;
  64. wire [31:0] mem_addr;
  65. wire [31:0] mem_rdata;
  66. wire [31:0] mem_wdata;
  67. wire [ 3:0] mem_wstrb;
  68. // RAM
  69. // BRAM
  70. wire [ 7:0] bram_addr;
  71. wire [31:0] bram_rdata;
  72. wire [31:0] bram_wdata;
  73. wire [ 3:0] bram_wmsk;
  74. wire bram_we;
  75. // SPRAM
  76. wire [13:0] spram_addr;
  77. wire [31:0] spram_rdata;
  78. wire [31:0] spram_wdata;
  79. wire [ 3:0] spram_wmsk;
  80. wire spram_we;
  81. // Wishbone
  82. wire [WB_AW-1:0] wb_addr;
  83. wire [WB_DW-1:0] wb_wdata;
  84. wire [(WB_DW/8)-1:0] wb_wmsk;
  85. wire [WB_DW-1:0] wb_rdata [0:WB_N-1];
  86. wire [(WB_DW*WB_N)-1:0] wb_rdata_flat;
  87. wire [WB_N-1:0] wb_cyc;
  88. wire wb_we;
  89. wire [WB_N-1:0] wb_ack;
  90. // UART
  91. // USB Core
  92. // EP Buffer
  93. wire [ 8:0] ep_tx_addr_0;
  94. wire [31:0] ep_tx_data_0;
  95. wire ep_tx_we_0;
  96. wire [ 8:0] ep_rx_addr_0;
  97. wire [31:0] ep_rx_data_1;
  98. wire ep_rx_re_0;
  99. // Bus interface
  100. wire [11:0] ub_addr;
  101. wire [15:0] ub_wdata;
  102. wire [15:0] ub_rdata;
  103. wire ub_cyc;
  104. wire ub_we;
  105. wire ub_ack;
  106. wire usb_ready;
  107. wire [31:0] usb_rdata;
  108. // SPI
  109. wire [7:0] sb_addr;
  110. wire [7:0] sb_di;
  111. wire [7:0] sb_do;
  112. wire sb_rw;
  113. wire sb_stb;
  114. wire sb_ack;
  115. wire sb_irq;
  116. wire sb_wkup;
  117. wire sio_miso_o, sio_miso_oe, sio_miso_i;
  118. wire sio_mosi_o, sio_mosi_oe, sio_mosi_i;
  119. wire sio_clk_o, sio_clk_oe, sio_clk_i;
  120. wire [3:0] sio_csn_o, sio_csn_oe;
  121. // LEDs
  122. reg [4:0] led_ctrl;
  123. wire [2:0] rgb_pwm;
  124. // Clock / Reset logic
  125. wire clk_24m;
  126. wire clk_48m;
  127. wire rst;
  128. // SoC
  129. // ---
  130. // CPU
  131. picorv32 #(
  132. .PROGADDR_RESET(32'h 0000_0000),
  133. .STACKADDR(32'h 0000_0400),
  134. .BARREL_SHIFTER(0),
  135. .COMPRESSED_ISA(0),
  136. .ENABLE_COUNTERS(0),
  137. .ENABLE_MUL(0),
  138. .ENABLE_DIV(0),
  139. .ENABLE_IRQ(0),
  140. .ENABLE_IRQ_QREGS(0),
  141. .CATCH_MISALIGN(0),
  142. .CATCH_ILLINSN(0)
  143. ) cpu_I (
  144. .clk (clk_24m),
  145. .resetn (~rst),
  146. .mem_valid (mem_valid),
  147. .mem_instr (mem_instr),
  148. .mem_ready (mem_ready),
  149. .mem_addr (mem_addr),
  150. .mem_wdata (mem_wdata),
  151. .mem_wstrb (mem_wstrb),
  152. .mem_rdata (mem_rdata)
  153. );
  154. // Bus interface
  155. bridge #(
  156. .WB_N(WB_N),
  157. .WB_DW(WB_DW),
  158. .WB_AW(WB_AW),
  159. .WB_AI(WB_AI)
  160. ) pb_I (
  161. .pb_addr(mem_addr),
  162. .pb_rdata(mem_rdata),
  163. .pb_wdata(mem_wdata),
  164. .pb_wstrb(mem_wstrb),
  165. .pb_valid(mem_valid),
  166. .pb_ready(mem_ready),
  167. .bram_addr(bram_addr),
  168. .bram_rdata(bram_rdata),
  169. .bram_wdata(bram_wdata),
  170. .bram_wmsk(bram_wmsk),
  171. .bram_we(bram_we),
  172. .spram_addr(spram_addr),
  173. .spram_rdata(spram_rdata),
  174. .spram_wdata(spram_wdata),
  175. .spram_wmsk(spram_wmsk),
  176. .spram_we(spram_we),
  177. .wb_addr(wb_addr),
  178. .wb_wdata(wb_wdata),
  179. .wb_wmsk(wb_wmsk),
  180. .wb_rdata(wb_rdata_flat),
  181. .wb_cyc(wb_cyc),
  182. .wb_we(wb_we),
  183. .wb_ack(wb_ack),
  184. .clk(clk_24m),
  185. .rst(rst)
  186. );
  187. for (i=0; i<WB_N; i=i+1)
  188. assign wb_rdata_flat[i*WB_DW+:WB_DW] = wb_rdata[i];
  189. assign wb_rdata[0] = 0;
  190. assign wb_ack[0] = wb_cyc[0];
  191. // Boot memory
  192. soc_bram #(
  193. .INIT_FILE("boot.hex")
  194. ) bram_I (
  195. .addr(bram_addr),
  196. .rdata(bram_rdata),
  197. .wdata(bram_wdata),
  198. .wmsk(bram_wmsk),
  199. .we(bram_we),
  200. .clk(clk_24m)
  201. );
  202. // Main memory
  203. soc_spram spram_I (
  204. .addr(spram_addr),
  205. .rdata(spram_rdata),
  206. .wdata(spram_wdata),
  207. .wmsk(spram_wmsk),
  208. .we(spram_we),
  209. .clk(clk_24m)
  210. );
  211. // UART
  212. // ----
  213. uart_wb #(
  214. .DIV_WIDTH(12),
  215. .DW(WB_DW)
  216. ) uart_I (
  217. .uart_tx(uart_tx),
  218. .uart_rx(uart_rx),
  219. .bus_addr(wb_addr[1:0]),
  220. .bus_wdata(wb_wdata),
  221. .bus_rdata(wb_rdata[1]),
  222. .bus_cyc(wb_cyc[1]),
  223. .bus_ack(wb_ack[1]),
  224. .bus_we(wb_we),
  225. .clk(clk_24m),
  226. .rst(rst)
  227. );
  228. // SPI
  229. // ---
  230. // Hard-IP
  231. `ifndef SIM
  232. SB_SPI #(
  233. .BUS_ADDR74("0b0000")
  234. ) spi_I (
  235. .SBCLKI(clk_24m),
  236. .SBRWI(sb_rw),
  237. .SBSTBI(sb_stb),
  238. .SBADRI7(sb_addr[7]),
  239. .SBADRI6(sb_addr[6]),
  240. .SBADRI5(sb_addr[5]),
  241. .SBADRI4(sb_addr[4]),
  242. .SBADRI3(sb_addr[3]),
  243. .SBADRI2(sb_addr[2]),
  244. .SBADRI1(sb_addr[1]),
  245. .SBADRI0(sb_addr[0]),
  246. .SBDATI7(sb_di[7]),
  247. .SBDATI6(sb_di[6]),
  248. .SBDATI5(sb_di[5]),
  249. .SBDATI4(sb_di[4]),
  250. .SBDATI3(sb_di[3]),
  251. .SBDATI2(sb_di[2]),
  252. .SBDATI1(sb_di[1]),
  253. .SBDATI0(sb_di[0]),
  254. .MI(sio_miso_i),
  255. .SI(sio_mosi_i),
  256. .SCKI(sio_clk_i),
  257. .SCSNI(1'b1),
  258. .SBDATO7(sb_do[7]),
  259. .SBDATO6(sb_do[6]),
  260. .SBDATO5(sb_do[5]),
  261. .SBDATO4(sb_do[4]),
  262. .SBDATO3(sb_do[3]),
  263. .SBDATO2(sb_do[2]),
  264. .SBDATO1(sb_do[1]),
  265. .SBDATO0(sb_do[0]),
  266. .SBACKO(sb_ack),
  267. .SPIIRQ(sb_irq),
  268. .SPIWKUP(sb_wkup),
  269. .SO(sio_miso_o),
  270. .SOE(sio_miso_oe),
  271. .MO(sio_mosi_o),
  272. .MOE(sio_mosi_oe),
  273. .SCKO(sio_clk_o),
  274. .SCKOE(sio_clk_oe),
  275. .MCSNO3(sio_csn_o[3]),
  276. .MCSNO2(sio_csn_o[2]),
  277. .MCSNO1(sio_csn_o[1]),
  278. .MCSNO0(sio_csn_o[0]),
  279. .MCSNOE3(sio_csn_oe[3]),
  280. .MCSNOE2(sio_csn_oe[2]),
  281. .MCSNOE1(sio_csn_oe[1]),
  282. .MCSNOE0(sio_csn_oe[0])
  283. );
  284. `else
  285. reg [3:0] sim;
  286. assign sb_ack = sb_stb;
  287. assign sb_do = { sim, 4'h8 };
  288. always @(posedge clk_24m)
  289. if (rst)
  290. sim <= 0;
  291. else if (sb_ack & sb_rw)
  292. sim <= sim + 1;
  293. `endif
  294. // IO pads
  295. SB_IO #(
  296. .PIN_TYPE(6'b101001),
  297. .PULLUP(1'b1)
  298. ) spi_io_I[2:0] (
  299. .PACKAGE_PIN ({spi_mosi, spi_miso, spi_clk }),
  300. .OUTPUT_ENABLE({sio_mosi_oe, sio_miso_oe, sio_clk_oe}),
  301. .D_OUT_0 ({sio_mosi_o, sio_miso_o, sio_clk_o }),
  302. .D_IN_0 ({sio_mosi_i, sio_miso_i, sio_clk_i })
  303. );
  304. // Bypass OE for CS_n lines
  305. assign spi_flash_cs_n = sio_csn_o[0];
  306. assign spi_ram_cs_n = sio_csn_o[1];
  307. // Bus interface
  308. assign sb_addr = { 4'h0, wb_addr[3:0] };
  309. assign sb_di = wb_wdata[7:0];
  310. assign sb_rw = wb_we;
  311. assign sb_stb = wb_cyc[2];
  312. assign wb_rdata[2] = { {(WB_DW-8){1'b0}}, wb_cyc[2] ? sb_do : 8'h00 };
  313. assign wb_ack[2] = sb_ack;
  314. // LEDs
  315. // ----
  316. SB_LEDDA_IP led_I (
  317. .LEDDCS(wb_addr[4] & wb_we),
  318. .LEDDCLK(clk_24m),
  319. .LEDDDAT7(wb_wdata[7]),
  320. .LEDDDAT6(wb_wdata[6]),
  321. .LEDDDAT5(wb_wdata[5]),
  322. .LEDDDAT4(wb_wdata[4]),
  323. .LEDDDAT3(wb_wdata[3]),
  324. .LEDDDAT2(wb_wdata[2]),
  325. .LEDDDAT1(wb_wdata[1]),
  326. .LEDDDAT0(wb_wdata[0]),
  327. .LEDDADDR3(wb_addr[3]),
  328. .LEDDADDR2(wb_addr[2]),
  329. .LEDDADDR1(wb_addr[1]),
  330. .LEDDADDR0(wb_addr[0]),
  331. .LEDDDEN(wb_cyc[3]),
  332. .LEDDEXE(led_ctrl[1]),
  333. .PWMOUT0(rgb_pwm[0]),
  334. .PWMOUT1(rgb_pwm[1]),
  335. .PWMOUT2(rgb_pwm[2]),
  336. .LEDDON()
  337. );
  338. SB_RGBA_DRV #(
  339. .CURRENT_MODE("0b1"),
  340. .RGB0_CURRENT("0b000001"),
  341. .RGB1_CURRENT("0b000001"),
  342. .RGB2_CURRENT("0b000001")
  343. ) rgb_drv_I (
  344. .RGBLEDEN(led_ctrl[2]),
  345. .RGB0PWM(rgb_pwm[0]),
  346. .RGB1PWM(rgb_pwm[1]),
  347. .RGB2PWM(rgb_pwm[2]),
  348. .CURREN(led_ctrl[3]),
  349. .RGB0(rgb[0]),
  350. .RGB1(rgb[1]),
  351. .RGB2(rgb[2])
  352. );
  353. always @(posedge clk_24m or posedge rst)
  354. if (rst)
  355. led_ctrl <= 0;
  356. else if (wb_cyc[3] & ~wb_addr[4] & wb_we)
  357. led_ctrl <= wb_wdata[4:0];
  358. assign wb_rdata[3] = { WB_DW{1'b0} };
  359. assign wb_ack[3] = wb_cyc[3];
  360. // USB Core
  361. // --------
  362. // Core
  363. usb #(
  364. .EPDW(32)
  365. ) usb_I (
  366. .pad_dp(usb_dp),
  367. .pad_dn(usb_dn),
  368. .pad_pu(usb_pu),
  369. .ep_tx_addr_0(ep_tx_addr_0),
  370. .ep_tx_data_0(ep_tx_data_0),
  371. .ep_tx_we_0(ep_tx_we_0),
  372. .ep_rx_addr_0(ep_rx_addr_0),
  373. .ep_rx_data_1(ep_rx_data_1),
  374. .ep_rx_re_0(ep_rx_re_0),
  375. .ep_clk(clk_24m),
  376. .bus_addr(ub_addr),
  377. .bus_din(ub_wdata),
  378. .bus_dout(ub_rdata),
  379. .bus_cyc(ub_cyc),
  380. .bus_we(ub_we),
  381. .bus_ack(ub_ack),
  382. .clk(clk_48m),
  383. .rst(rst)
  384. );
  385. // Cross clock bridge
  386. xclk_wb #(
  387. .DW(16),
  388. .AW(12)
  389. ) wb_48m_xclk_I (
  390. .s_addr(wb_addr[11:0]),
  391. .s_wdata(wb_wdata),
  392. .s_rdata(wb_rdata[4][15:0]),
  393. .s_cyc(wb_cyc[4]),
  394. .s_ack(wb_ack[4]),
  395. .s_we(wb_we),
  396. .s_clk(clk_24m),
  397. .m_addr(ub_addr),
  398. .m_wdata(ub_wdata),
  399. .m_rdata(ub_rdata),
  400. .m_cyc(ub_cyc),
  401. .m_ack(ub_ack),
  402. .m_we(ub_we),
  403. .m_clk(clk_48m),
  404. .rst(rst)
  405. );
  406. assign wb_rdata[4][31:16] = 16'h0000;
  407. // EP buffer interface
  408. always @(posedge clk_24m)
  409. wb_ack[5] <= wb_cyc[5] & ~wb_ack[5];
  410. assign ep_tx_addr_0 = wb_addr[8:0];
  411. assign ep_tx_data_0 = wb_wdata;
  412. assign ep_tx_we_0 = wb_cyc[5] & ~wb_ack[5] & wb_we;
  413. assign ep_rx_addr_0 = wb_addr[8:0];
  414. assign ep_rx_re_0 = 1'b1;
  415. assign wb_rdata[5] = wb_cyc[5] ? ep_rx_data_1 : 32'h00000000;
  416. // Clock / Reset
  417. // -------------
  418. `ifdef SIM
  419. reg clk_48m_s = 1'b0;
  420. reg clk_24m_s = 1'b0;
  421. reg rst_s = 1'b1;
  422. always #10.42 clk_48m_s <= !clk_48m_s;
  423. always #20.84 clk_24m_s <= !clk_24m_s;
  424. initial begin
  425. #200 rst_s = 0;
  426. end
  427. assign clk_48m = clk_48m_s;
  428. assign clk_24m = clk_24m_s;
  429. assign rst = rst_s;
  430. `else
  431. sysmgr sys_mgr_I (
  432. .clk_in(clk_in),
  433. .rst_in(1'b0),
  434. .clk_48m(clk_48m),
  435. .clk_24m(clk_24m),
  436. .rst_out(rst)
  437. );
  438. `endif
  439. endmodule // top