usb.v 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. /*
  2. * usb.v
  3. *
  4. * vim: ts=4 sw=4
  5. *
  6. * Copyright (C) 2019 Sylvain Munaut
  7. * All rights reserved.
  8. *
  9. * LGPL v3+, see LICENSE.lgpl3
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU Lesser General Public
  13. * License as published by the Free Software Foundation; either
  14. * version 3 of the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * Lesser General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU Lesser General Public License
  22. * along with this program; if not, write to the Free Software Foundation,
  23. * Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  24. */
  25. `default_nettype none
  26. module usb #(
  27. parameter TARGET = "ICE40",
  28. parameter integer EPDW = 16,
  29. parameter integer EVT_DEPTH = 0,
  30. /* Auto-set */
  31. parameter integer EPAW = 11 - $clog2(EPDW / 8)
  32. )(
  33. // Pads
  34. inout wire pad_dp,
  35. inout wire pad_dn,
  36. output reg pad_pu,
  37. // EP buffer interface
  38. input wire [EPAW-1:0] ep_tx_addr_0,
  39. input wire [EPDW-1:0] ep_tx_data_0,
  40. input wire ep_tx_we_0,
  41. input wire [EPAW-1:0] ep_rx_addr_0,
  42. output wire [EPDW-1:0] ep_rx_data_1,
  43. input wire ep_rx_re_0,
  44. input wire ep_clk,
  45. // Bus interface
  46. input wire [11:0] bus_addr,
  47. input wire [15:0] bus_din,
  48. output wire [15:0] bus_dout,
  49. input wire bus_cyc,
  50. input wire bus_we,
  51. output wire bus_ack,
  52. // IRQ
  53. output wire irq,
  54. // Common
  55. input wire clk,
  56. input wire rst
  57. );
  58. // Signals
  59. // -------
  60. // PHY
  61. wire phy_rx_dp;
  62. wire phy_rx_dn;
  63. wire phy_rx_chg;
  64. wire phy_tx_dp;
  65. wire phy_tx_dn;
  66. wire phy_tx_en;
  67. // TX Low-Level
  68. wire txll_start;
  69. wire txll_bit;
  70. wire txll_last;
  71. wire txll_ack;
  72. // TX Packet
  73. wire txpkt_start;
  74. wire txpkt_done;
  75. wire [3:0] txpkt_pid;
  76. wire [9:0] txpkt_len;
  77. wire [7:0] txpkt_data;
  78. wire txpkt_data_ack;
  79. // RX Low-Level
  80. wire [1:0] rxll_sym;
  81. wire rxll_bit;
  82. wire rxll_valid;
  83. wire rxll_eop;
  84. wire rxll_sync;
  85. wire rxll_bs_skip;
  86. wire rxll_bs_err;
  87. // RX Packet
  88. wire rxpkt_start;
  89. wire rxpkt_done_ok;
  90. wire rxpkt_done_err;
  91. wire [ 3:0] rxpkt_pid;
  92. wire rxpkt_is_sof;
  93. wire rxpkt_is_token;
  94. wire rxpkt_is_data;
  95. wire rxpkt_is_handshake;
  96. wire [10:0] rxpkt_frameno;
  97. wire [ 6:0] rxpkt_addr;
  98. wire [ 3:0] rxpkt_endp;
  99. wire [ 7:0] rxpkt_data;
  100. wire rxpkt_data_stb;
  101. // EP Buffers
  102. wire [10:0] buf_tx_addr_0;
  103. wire [ 7:0] buf_tx_data_1;
  104. wire buf_tx_rden_0;
  105. wire [10:0] buf_rx_addr_0;
  106. wire [ 7:0] buf_rx_data_0;
  107. wire buf_rx_wren_0;
  108. // EP Status
  109. wire eps_read_0;
  110. wire eps_zero_0;
  111. wire eps_write_0;
  112. wire [ 7:0] eps_addr_0;
  113. wire [15:0] eps_wrdata_0;
  114. wire [15:0] eps_rddata_3;
  115. wire eps_bus_ready;
  116. reg eps_bus_read;
  117. wire eps_bus_zero;
  118. reg eps_bus_write;
  119. wire [15:0] eps_bus_dout;
  120. // Config / Status registers
  121. reg cr_pu_ena;
  122. reg cr_cel_ena;
  123. reg [ 6:0] cr_addr;
  124. wire cel_state;
  125. reg cel_rel;
  126. // Bus interface
  127. // Events
  128. wire [11:0] evt_data;
  129. wire evt_stb;
  130. // Out-of-band conditions
  131. wire oob_se0;
  132. wire oob_sop;
  133. reg [19:0] timeout_suspend; // 3 ms with no activity
  134. reg [19:0] timeout_reset; // 10 ms SE0
  135. reg rst_usb_l;
  136. reg suspend;
  137. // USB core logic reset
  138. wire rst_usb;
  139. // PHY
  140. // ---
  141. usb_phy #(
  142. .TARGET(TARGET)
  143. ) phy_I (
  144. .pad_dp(pad_dp),
  145. .pad_dn(pad_dn),
  146. .rx_dp(phy_rx_dp),
  147. .rx_dn(phy_rx_dn),
  148. .rx_chg(phy_rx_chg),
  149. .tx_dp(phy_tx_dp),
  150. .tx_dn(phy_tx_dn),
  151. `ifdef SIM
  152. .tx_en(1'b0),
  153. `else
  154. .tx_en(phy_tx_en),
  155. `endif
  156. .clk(clk),
  157. .rst(rst)
  158. );
  159. // TX
  160. // --
  161. usb_tx_ll tx_ll_I (
  162. .phy_tx_dp(phy_tx_dp),
  163. .phy_tx_dn(phy_tx_dn),
  164. .phy_tx_en(phy_tx_en),
  165. .ll_start(txll_start),
  166. .ll_bit(txll_bit),
  167. .ll_last(txll_last),
  168. .ll_ack(txll_ack),
  169. .clk(clk),
  170. .rst(rst)
  171. );
  172. usb_tx_pkt tx_pkt_I (
  173. .ll_start(txll_start),
  174. .ll_bit(txll_bit),
  175. .ll_last(txll_last),
  176. .ll_ack(txll_ack),
  177. .pkt_start(txpkt_start),
  178. .pkt_done(txpkt_done),
  179. .pkt_pid(txpkt_pid),
  180. .pkt_len(txpkt_len),
  181. .pkt_data(txpkt_data),
  182. .pkt_data_ack(txpkt_data_ack),
  183. .clk(clk),
  184. .rst(rst)
  185. );
  186. // RX
  187. // --
  188. usb_rx_ll rx_ll_I (
  189. .phy_rx_dp(phy_rx_dp),
  190. .phy_rx_dn(phy_rx_dn),
  191. .phy_rx_chg(phy_rx_chg),
  192. .ll_sym(rxll_sym),
  193. .ll_bit(rxll_bit),
  194. .ll_valid(rxll_valid),
  195. .ll_eop(rxll_eop),
  196. .ll_sync(rxll_sync),
  197. .ll_bs_skip(rxll_bs_skip),
  198. .ll_bs_err(rxll_bs_err),
  199. .clk(clk),
  200. .rst(rst)
  201. );
  202. usb_rx_pkt rx_pkt_I (
  203. .ll_sym(rxll_sym),
  204. .ll_bit(rxll_bit),
  205. .ll_valid(rxll_valid),
  206. .ll_eop(rxll_eop),
  207. .ll_sync(rxll_sync),
  208. .ll_bs_skip(rxll_bs_skip),
  209. .ll_bs_err(rxll_bs_err),
  210. .pkt_start(rxpkt_start),
  211. .pkt_done_ok(rxpkt_done_ok),
  212. .pkt_done_err(rxpkt_done_err),
  213. .pkt_pid(rxpkt_pid),
  214. .pkt_is_sof(rxpkt_is_sof),
  215. .pkt_is_token(rxpkt_is_token),
  216. .pkt_is_data(rxpkt_is_data),
  217. .pkt_is_handshake(rxpkt_is_handshake),
  218. .pkt_frameno(rxpkt_frameno),
  219. .pkt_addr(rxpkt_addr),
  220. .pkt_endp(rxpkt_endp),
  221. .pkt_data(rxpkt_data),
  222. .pkt_data_stb(rxpkt_data_stb),
  223. .inhibit(phy_tx_en),
  224. .clk(clk),
  225. .rst(rst)
  226. );
  227. // Transaction control
  228. // -------------------
  229. usb_trans trans_I (
  230. .txpkt_start(txpkt_start),
  231. .txpkt_done(txpkt_done),
  232. .txpkt_pid(txpkt_pid),
  233. .txpkt_len(txpkt_len),
  234. .txpkt_data(txpkt_data),
  235. .txpkt_data_ack(txpkt_data_ack),
  236. .rxpkt_start(rxpkt_start),
  237. .rxpkt_done_ok(rxpkt_done_ok),
  238. .rxpkt_done_err(rxpkt_done_err),
  239. .rxpkt_pid(rxpkt_pid),
  240. .rxpkt_is_sof(rxpkt_is_sof),
  241. .rxpkt_is_token(rxpkt_is_token),
  242. .rxpkt_is_data(rxpkt_is_data),
  243. .rxpkt_is_handshake(rxpkt_is_handshake),
  244. .rxpkt_frameno(rxpkt_frameno),
  245. .rxpkt_addr(rxpkt_addr),
  246. .rxpkt_endp(rxpkt_endp),
  247. .rxpkt_data(rxpkt_data),
  248. .rxpkt_data_stb(rxpkt_data_stb),
  249. .buf_tx_addr_0(buf_tx_addr_0),
  250. .buf_tx_data_1(buf_tx_data_1),
  251. .buf_tx_rden_0(buf_tx_rden_0),
  252. .buf_rx_addr_0(buf_rx_addr_0),
  253. .buf_rx_data_0(buf_rx_data_0),
  254. .buf_rx_wren_0(buf_rx_wren_0),
  255. .eps_read_0(eps_read_0),
  256. .eps_zero_0(eps_zero_0),
  257. .eps_write_0(eps_write_0),
  258. .eps_addr_0(eps_addr_0),
  259. .eps_wrdata_0(eps_wrdata_0),
  260. .eps_rddata_3(eps_rddata_3),
  261. .cr_addr(cr_addr),
  262. .evt_data(evt_data),
  263. .evt_stb(evt_stb),
  264. .cel_state(cel_state),
  265. .cel_rel(cel_rel),
  266. .cel_ena(cr_cel_ena),
  267. .clk(clk),
  268. .rst(rst)
  269. );
  270. // EP buffers
  271. // ----------
  272. usb_ep_buf #(
  273. .TARGET(TARGET),
  274. .RWIDTH(8),
  275. .WWIDTH(EPDW)
  276. ) tx_buf_I (
  277. .rd_addr_0(buf_tx_addr_0),
  278. .rd_data_1(buf_tx_data_1),
  279. .rd_en_0(buf_tx_rden_0),
  280. .rd_clk(clk),
  281. .wr_addr_0(ep_tx_addr_0),
  282. .wr_data_0(ep_tx_data_0),
  283. .wr_en_0(ep_tx_we_0),
  284. .wr_clk(ep_clk)
  285. );
  286. usb_ep_buf #(
  287. .TARGET(TARGET),
  288. .RWIDTH(EPDW),
  289. .WWIDTH(8)
  290. ) rx_buf_I (
  291. .rd_addr_0(ep_rx_addr_0),
  292. .rd_data_1(ep_rx_data_1),
  293. .rd_en_0(ep_rx_re_0),
  294. .rd_clk(ep_clk),
  295. .wr_addr_0(buf_rx_addr_0),
  296. .wr_data_0(buf_rx_data_0),
  297. .wr_en_0(buf_rx_wren_0),
  298. .wr_clk(clk)
  299. );
  300. // EP Status / Buffer Descriptors
  301. // ------------------------------
  302. usb_ep_status ep_status_I (
  303. .p_addr_0(eps_addr_0),
  304. .p_read_0(eps_read_0),
  305. .p_zero_0(eps_zero_0),
  306. .p_write_0(eps_write_0),
  307. .p_din_0(eps_wrdata_0),
  308. .p_dout_3(eps_rddata_3),
  309. .s_addr_0(bus_addr[7:0]),
  310. .s_read_0(eps_bus_ready),
  311. .s_zero_0(eps_bus_zero),
  312. .s_write_0(eps_bus_write),
  313. .s_din_0(bus_din),
  314. .s_dout_3(eps_bus_dout),
  315. .s_ready_0(eps_bus_ready),
  316. .clk(clk),
  317. .rst(rst)
  318. );
  319. // CSR & Bus Interface
  320. // -------------------
  321. reg csr_bus_req;
  322. wire csr_bus_clear;
  323. wire csr_bus_ack;
  324. reg [15:0] csr_bus_dout;
  325. reg cr_bus_we;
  326. reg eps_bus_req;
  327. wire eps_bus_clear;
  328. reg eps_bus_ack_wait;
  329. wire eps_bus_req_ok;
  330. reg [2:0] eps_bus_req_ok_dly;
  331. wire [15:0] evt_rd_data;
  332. wire evt_rd_rdy;
  333. reg evt_rd_ack;
  334. // Request lines for registers and strobes for actions
  335. always @(posedge clk)
  336. if (csr_bus_clear) begin
  337. csr_bus_req <= 1'b0;
  338. cr_bus_we <= 1'b0;
  339. cel_rel <= 1'b0;
  340. evt_rd_ack <= 1'b0;
  341. end else begin
  342. csr_bus_req <= 1'b1;
  343. cr_bus_we <= (bus_addr[1:0] == 2'b00) & bus_we;
  344. cel_rel <= (bus_addr[1:0] == 2'b01) & bus_we & bus_din[13];
  345. evt_rd_ack <= (bus_addr[1:0] == 2'b10) & ~bus_we & evt_rd_rdy;
  346. end
  347. // Read mux for CSR
  348. always @(posedge clk)
  349. if (csr_bus_clear)
  350. csr_bus_dout <= 16'h0000;
  351. else
  352. case (bus_addr[1:0])
  353. 2'b00: csr_bus_dout <= { cr_pu_ena, 1'b0, cel_state, cr_cel_ena, 5'b00000, cr_addr } ;
  354. 2'b10: csr_bus_dout <= evt_rd_data;
  355. default: csr_bus_dout <= 16'h0000;
  356. endcase
  357. // CSR Clear/Ack
  358. assign csr_bus_ack = csr_bus_req;
  359. assign csr_bus_clear = ~bus_cyc | csr_bus_ack | bus_addr[11];
  360. // Write regs
  361. always @(posedge clk)
  362. if (cr_bus_we) begin
  363. cr_pu_ena <= bus_din[15];
  364. cr_cel_ena <= bus_din[12];
  365. cr_addr <= bus_din[5:0];
  366. end
  367. // Request lines for EP Status access
  368. always @(posedge clk)
  369. if (eps_bus_clear) begin
  370. eps_bus_read <= 1'b0;
  371. eps_bus_write <= 1'b0;
  372. eps_bus_req <= 1'b0;
  373. end else begin
  374. eps_bus_read <= bus_addr[11] & ~bus_we;
  375. eps_bus_write <= bus_addr[11] & bus_we;
  376. eps_bus_req <= bus_addr[11];
  377. end
  378. assign eps_bus_zero = ~eps_bus_read;
  379. // EPS Clear
  380. assign eps_bus_clear = ~bus_cyc | eps_bus_ack_wait | (eps_bus_req & eps_bus_ready);
  381. // Track when request are accepted by the RAM
  382. assign eps_bus_req_ok = (eps_bus_req & eps_bus_ready);
  383. always @(posedge clk)
  384. eps_bus_req_ok_dly <= { eps_bus_req_ok_dly[1:0], eps_bus_req_ok & ~bus_we };
  385. // ACK wait state tracking
  386. always @(posedge clk or posedge rst)
  387. if (rst)
  388. eps_bus_ack_wait <= 1'b0;
  389. else
  390. eps_bus_ack_wait <= ((eps_bus_ack_wait & ~bus_we) | eps_bus_req_ok) & ~eps_bus_req_ok_dly[2];
  391. // Bus Ack
  392. assign bus_ack = csr_bus_ack | (eps_bus_ack_wait & (bus_we | eps_bus_req_ok_dly[2]));
  393. // Output is simply the OR of all local units since we force them to zero if
  394. // they're not accessed
  395. assign bus_dout = csr_bus_dout | eps_bus_dout;
  396. // Event handling
  397. // --------------
  398. generate
  399. if (EVT_DEPTH == 0) begin
  400. // We just save the # of notify since last read
  401. reg [3:0] evt_cnt;
  402. always @(posedge clk or posedge rst)
  403. if (rst)
  404. evt_cnt <= 4'h0;
  405. else
  406. evt_cnt <= evt_rd_ack ? { 3'b000, evt_stb } : (evt_cnt + evt_stb);
  407. assign evt_rd_rdy = 1'b1;
  408. assign evt_rd_data = { evt_cnt, 12'h000 };
  409. assign irq = (evt_cnt != 4'h0);
  410. end else if (EVT_DEPTH == 1) begin
  411. // Save the latest value and # of notify since last read
  412. reg [11:0] evt_last;
  413. reg [ 3:0] evt_cnt;
  414. always @(posedge clk or posedge rst)
  415. if (rst)
  416. evt_cnt <= 4'h0;
  417. else
  418. evt_cnt <= evt_rd_ack ? { 3'b000, evt_stb } : (evt_cnt + evt_stb);
  419. always @(posedge clk)
  420. if (evt_stb)
  421. evt_last <= evt_data;
  422. assign evt_rd_rdy = 1'b1;
  423. assign evt_rd_data = { evt_cnt, evt_last };
  424. assign irq = (evt_cnt != 4'h0);
  425. end else if (EVT_DEPTH > 1) begin
  426. // Small shift-reg FIFO
  427. wire [11:0] ef_wdata;
  428. wire [11:0] ef_rdata;
  429. wire ef_wren;
  430. wire ef_full;
  431. wire ef_rden;
  432. wire ef_empty;
  433. reg ef_overflow;
  434. assign ef_wdata = evt_data;
  435. assign ef_wren = evt_stb & ~ef_full;
  436. always @(posedge clk or posedge rst)
  437. if (rst)
  438. ef_overflow <= 1'b0;
  439. else
  440. ef_overflow <= (ef_overflow & ~evt_rd_ack) | (evt_stb & ef_full);
  441. assign evt_rd_rdy = ~ef_empty;
  442. assign evt_rd_data = { ~ef_empty, ef_overflow, 2'b00, ef_rdata };
  443. assign ef_rden = evt_rd_ack;
  444. assign irq = ~ef_rden;
  445. fifo_sync_shift #(
  446. .DEPTH(EVT_DEPTH),
  447. .WIDTH(12)
  448. ) evt_fifo_I (
  449. .wr_data(ef_wdata),
  450. .wr_ena(ef_wren),
  451. .wr_full(ef_full),
  452. .rd_data(ef_rdata),
  453. .rd_ena(ef_rden),
  454. .rd_empty(ef_empty),
  455. .clk(clk),
  456. .rst(rst)
  457. );
  458. end
  459. endgenerate
  460. // USB reset/suspend
  461. // -----------------
  462. // Detect some conditions for triggers
  463. assign oob_se0 = !phy_rx_dp && !phy_rx_dn;
  464. assign oob_sop = rxpkt_start & rxpkt_is_sof;
  465. // Suspend timeout counter
  466. always @(posedge clk)
  467. if (rst_usb)
  468. timeout_suspend <= 20'ha3280;
  469. else
  470. timeout_suspend <= oob_sop ? 20'ha3280 : (timeout_suspend - timeout_suspend[19]);
  471. always @(posedge clk)
  472. if (rst_usb)
  473. suspend <= 1'b0;
  474. else
  475. suspend <= ~timeout_suspend[19];
  476. // Reset timeout counter
  477. always @(posedge clk)
  478. if (rst)
  479. timeout_reset <= 20'hf5300;
  480. else
  481. timeout_reset <= oob_se0 ? (timeout_reset - timeout_reset[19]) : 20'hf5300;
  482. always @(posedge clk)
  483. if (rst)
  484. rst_usb_l <= 1'b1;
  485. else
  486. rst_usb_l <= ~timeout_reset[19];
  487. // Global reset driver
  488. generate
  489. if (TARGET == "GENERIC")
  490. assign rst_usb = rst_usb_l;
  491. else if (TARGET == "ICE40")
  492. SB_GB usb_rst_gb_I (
  493. .USER_SIGNAL_TO_GLOBAL_BUFFER(rst_usb_l),
  494. .GLOBAL_BUFFER_OUTPUT(rst_usb)
  495. );
  496. endgenerate
  497. // Detection pin
  498. always @(posedge clk)
  499. if (rst)
  500. pad_pu <= 1'b0;
  501. else
  502. pad_pu <= cr_pu_ena;
  503. endmodule // usb