123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287 |
- /*
- * usb_ep_buf.v
- *
- * vim: ts=4 sw=4
- *
- * Copyright (C) 2019 Sylvain Munaut
- * All rights reserved.
- *
- * LGPL v3+, see LICENSE.lgpl3
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU Lesser General Public
- * License as published by the Free Software Foundation; either
- * version 3 of the License, or (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
- * Lesser General Public License for more details.
- *
- * You should have received a copy of the GNU Lesser General Public License
- * along with this program; if not, write to the Free Software Foundation,
- * Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
- */
- `default_nettype none
- module usb_ep_buf #(
- parameter TARGET = "ICE40",
- parameter integer RWIDTH = 8, // 8/16/32/64
- parameter integer WWIDTH = 8, // 8/16/32/64
- parameter integer AWIDTH = 11, // Assuming 'byte' access
- parameter integer ARW = AWIDTH - $clog2(RWIDTH / 8),
- parameter integer AWW = AWIDTH - $clog2(WWIDTH / 8)
- )(
- // Read port
- input wire rd_addr_0,
- output wire rd_data_1,
- input wire rd_en_0,
- input wire rd_clk,
- // Write port
- input wire wr_addr_0,
- input wire wr_data_0,
- input wire wr_en_0,
- input wire wr_clk
- );
- // MODE 0: 256 x 16
- // MODE 1: 512 x 8
- // MODE 2: 1024 x 4
- // MODE 3: 2048 x 2
- localparam WRITE_MODE = 3 - $clog2(WWIDTH / 8);
- localparam READ_MODE = 3 - $clog2(RWIDTH / 8);
- // Helpers to map to the right bits of SB_RAM40_4K
- // -----------------------------------------------
- function ram_rd_map8 (input rdata);
- ram_rd_map8 = {
- rdata,
- rdata,
- rdata,
- rdata,
- rdata,
- rdata,
- rdata,
- rdata
- };
- endfunction
- function ram_wr_map8 (input wdata);
- ram_wr_map8 = {
- 1'b0, wdata, // 14
- 1'b0, wdata, // 12
- 1'b0, wdata, // 10
- 1'b0, wdata, // 8
- 1'b0, wdata, // 6
- 1'b0, wdata, // 4
- 1'b0, wdata, // 2
- 1'b0, wdata // 0
- };
- endfunction
- function ram_rd_map4 (input rdata);
- ram_rd_map4 = {
- rdata,
- rdata,
- rdata,
- rdata
- };
- endfunction
- function ram_wr_map4 (input wdata);
- ram_wr_map4 = {
- 2'h0, wdata, // 13
- 3'h0, wdata, // 9
- 3'h0, wdata, // 5
- 3'h0, wdata, // 1
- 1'b0
- };
- endfunction
- function ram_rd_map2 (input rdata);
- ram_rd_map2 = {
- rdata,
- rdata
- };
- endfunction
- function ram_wr_map2 (input wdata);
- ram_wr_map2 = {
- 4'h0, wdata, // 11
- 7'h0, wdata, // 3
- 3'h0
- };
- endfunction
- // Helpers to shuffle bits across blocks
- // -------------------------------------
- function ram_rd_shuffle_64(input src);
- ram_rd_shuffle_64 = {
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src
- };
- endfunction
- function ram_rd_shuffle_32(input src);
- ram_rd_shuffle_32 = {
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src
- };
- endfunction
- function ram_rd_shuffle_16(input src);
- ram_rd_shuffle_16 = {
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src
- };
- endfunction
- function ram_wr_shuffle_64(input src);
- ram_wr_shuffle_64 = {
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src
- };
- endfunction
- function ram_wr_shuffle_32(input src);
- ram_wr_shuffle_32 = {
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src
- };
- endfunction
- function ram_wr_shuffle_16(input src);
- ram_wr_shuffle_16 = {
- src, src, src, src, src, src, src, src,
- src, src, src, src, src, src, src, src
- };
- endfunction
- // Storage array
- // -------------
- initial begin
- $display("READ_MODE : %d", READ_MODE);
- $display("WRITE_MODE : %d", WRITE_MODE);
- end
- wire ram_raddr;
- wire ram_waddr;
- wire rd_data_1_ram;
- wire wr_data_0_ram;
- genvar i;
- generate
- // Map address lines for various modes
- assign ram_raddr = rd_addr_0;
- assign ram_waddr = wr_addr_0;
- if (READ_MODE == 3)
- assign ram_raddr = { rd_addr_0, rd_addr_0, rd_addr_0 };
- else if (READ_MODE == 2)
- assign ram_raddr = { 1'b0, rd_addr_0, rd_addr_0 };
- else if (READ_MODE == 1)
- assign ram_raddr = { 2'b00, rd_addr_0 };
- else
- assign ram_raddr = { 3'b000 };
- if (WRITE_MODE == 3)
- assign ram_waddr = { wr_addr_0, wr_addr_0, wr_addr_0 };
- else if (WRITE_MODE == 2)
- assign ram_waddr = { 1'b0, wr_addr_0, wr_addr_0 };
- else if (WRITE_MODE == 1)
- assign ram_waddr = { 2'b00, wr_addr_0 };
- else
- assign ram_waddr = { 3'b000 };
- // Shuffle the bits
- if (READ_MODE == 0)
- assign rd_data_1 = ram_rd_shuffle_64(rd_data_1_ram);
- else if (READ_MODE == 1)
- assign rd_data_1 = ram_rd_shuffle_32(rd_data_1_ram);
- else if (READ_MODE == 2)
- assign rd_data_1 = ram_rd_shuffle_16(rd_data_1_ram);
- else
- assign rd_data_1 = rd_data_1_ram;
- if (WRITE_MODE == 0)
- assign wr_data_0_ram = ram_wr_shuffle_64(wr_data_0);
- else if (WRITE_MODE == 1)
- assign wr_data_0_ram = ram_wr_shuffle_32(wr_data_0);
- else if (WRITE_MODE == 2)
- assign wr_data_0_ram = ram_wr_shuffle_16(wr_data_0);
- else
- assign wr_data_0_ram = wr_data_0;
- // 4 blocks
- for (i=0; i<4; i=i+1)
- begin : block
- wire ram_rdata;
- wire ram_wdata;
- // Block
- SB_RAM40_4K #(
- .WRITE_MODE(WRITE_MODE),
- .READ_MODE(READ_MODE)
- ) ram_I (
- .RDATA(ram_rdata),
- .RCLK(rd_clk),
- .RCLKE(rd_en_0),
- .RE(1'b1),
- .RADDR(ram_raddr),
- .WCLK(wr_clk),
- .WCLKE(wr_en_0),
- .WE(1'b1),
- .WADDR(ram_waddr),
- .MASK(16'h0000),
- .WDATA(ram_wdata)
- );
- // Map the right bits
- if (READ_MODE == 3)
- assign rd_data_1_ram = ram_rd_map2(ram_rdata);
- else if (READ_MODE == 2)
- assign rd_data_1_ram = ram_rd_map4(ram_rdata);
- else if (READ_MODE == 1)
- assign rd_data_1_ram = ram_rd_map8(ram_rdata);
- else
- assign rd_data_1_ram = ram_rdata;
- if (WRITE_MODE == 3)
- assign ram_wdata = ram_wr_map2(wr_data_0_ram);
- else if (WRITE_MODE == 2)
- assign ram_wdata = ram_wr_map4(wr_data_0_ram);
- else if (WRITE_MODE == 1)
- assign ram_wdata = ram_wr_map8(wr_data_0_ram);
- else
- assign ram_wdata = wr_data_0_ram;
- end
- endgenerate
- endmodule // usb_ep_buf
|