top.v 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. /*
  2. * top.v
  3. *
  4. * vim: ts=4 sw=4
  5. *
  6. * Copyright (C) 2019 Sylvain Munaut <tnt@246tNt.com>
  7. * All rights reserved.
  8. *
  9. * BSD 3-clause, see LICENSE.bsd
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions are met:
  13. * * Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer.
  15. * * Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * * Neither the name of the <organization> nor the
  19. * names of its contributors may be used to endorse or promote products
  20. * derived from this software without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  23. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  26. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  27. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  28. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  29. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  31. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. */
  33. `default_nettype none
  34. module top (
  35. // SPI
  36. inout wire spi_mosi,
  37. inout wire spi_miso,
  38. inout wire spi_clk,
  39. inout wire spi_flash_cs_n,
  40. inout wire spi_ram_cs_n,
  41. // USB
  42. inout wire usb_dp,
  43. inout wire usb_dn,
  44. output wire usb_pu,
  45. // Debug UART
  46. input wire uart_rx,
  47. output wire uart_tx,
  48. // Button
  49. input wire btn,
  50. // LED
  51. output wire [2:0] rgb,
  52. // Clock
  53. input wire clk_in
  54. );
  55. localparam WB_N = 6;
  56. localparam WB_DW = 32;
  57. localparam WB_AW = 16;
  58. localparam WB_AI = 2;
  59. genvar i;
  60. // Signals
  61. // -------
  62. // Memory bus
  63. wire mem_valid;
  64. wire mem_instr;
  65. wire mem_ready;
  66. wire [31:0] mem_addr;
  67. wire [31:0] mem_rdata;
  68. wire [31:0] mem_wdata;
  69. wire [ 3:0] mem_wstrb;
  70. // RAM
  71. // BRAM
  72. wire [ 7:0] bram_addr;
  73. wire [31:0] bram_rdata;
  74. wire [31:0] bram_wdata;
  75. wire [ 3:0] bram_wmsk;
  76. wire bram_we;
  77. // SPRAM
  78. wire [13:0] spram_addr;
  79. wire [31:0] spram_rdata;
  80. wire [31:0] spram_wdata;
  81. wire [ 3:0] spram_wmsk;
  82. wire spram_we;
  83. // Wishbone
  84. wire [WB_AW-1:0] wb_addr;
  85. wire [WB_DW-1:0] wb_wdata;
  86. wire [(WB_DW/8)-1:0] wb_wmsk;
  87. wire [WB_DW-1:0] wb_rdata [0:WB_N-1];
  88. wire [(WB_DW*WB_N)-1:0] wb_rdata_flat;
  89. wire [WB_N-1:0] wb_cyc;
  90. wire wb_we;
  91. wire [WB_N-1:0] wb_ack;
  92. // UART
  93. // USB Core
  94. // EP Buffer
  95. wire [ 8:0] ep_tx_addr_0;
  96. wire [31:0] ep_tx_data_0;
  97. wire ep_tx_we_0;
  98. wire [ 8:0] ep_rx_addr_0;
  99. wire [31:0] ep_rx_data_1;
  100. wire ep_rx_re_0;
  101. // Bus interface
  102. wire [11:0] ub_addr;
  103. wire [15:0] ub_wdata;
  104. wire [15:0] ub_rdata;
  105. wire ub_cyc;
  106. wire ub_we;
  107. wire ub_ack;
  108. // SPI
  109. wire [7:0] sb_addr;
  110. wire [7:0] sb_di;
  111. wire [7:0] sb_do;
  112. wire sb_rw;
  113. wire sb_stb;
  114. wire sb_ack;
  115. wire sb_irq;
  116. wire sb_wkup;
  117. wire sio_miso_o, sio_miso_oe, sio_miso_i;
  118. wire sio_mosi_o, sio_mosi_oe, sio_mosi_i;
  119. wire sio_clk_o, sio_clk_oe, sio_clk_i;
  120. wire [3:0] sio_csn_o, sio_csn_oe;
  121. // LEDs
  122. reg [4:0] led_ctrl;
  123. wire [2:0] rgb_pwm;
  124. // WarmBoot
  125. reg boot_now;
  126. reg [1:0] boot_sel;
  127. // Clock / Reset logic
  128. wire clk_24m;
  129. wire clk_48m;
  130. wire rst;
  131. // SoC
  132. // ---
  133. // CPU
  134. picorv32 #(
  135. .PROGADDR_RESET(32'h 0000_0000),
  136. .STACKADDR(32'h 0000_0400),
  137. .BARREL_SHIFTER(0),
  138. .COMPRESSED_ISA(0),
  139. .ENABLE_COUNTERS(0),
  140. .ENABLE_MUL(0),
  141. .ENABLE_DIV(0),
  142. .ENABLE_IRQ(0),
  143. .ENABLE_IRQ_QREGS(0),
  144. .CATCH_MISALIGN(0),
  145. .CATCH_ILLINSN(0)
  146. ) cpu_I (
  147. .clk (clk_24m),
  148. .resetn (~rst),
  149. .mem_valid (mem_valid),
  150. .mem_instr (mem_instr),
  151. .mem_ready (mem_ready),
  152. .mem_addr (mem_addr),
  153. .mem_wdata (mem_wdata),
  154. .mem_wstrb (mem_wstrb),
  155. .mem_rdata (mem_rdata)
  156. );
  157. // Bus interface
  158. bridge #(
  159. .WB_N(WB_N),
  160. .WB_DW(WB_DW),
  161. .WB_AW(WB_AW),
  162. .WB_AI(WB_AI)
  163. ) pb_I (
  164. .pb_addr(mem_addr),
  165. .pb_rdata(mem_rdata),
  166. .pb_wdata(mem_wdata),
  167. .pb_wstrb(mem_wstrb),
  168. .pb_valid(mem_valid),
  169. .pb_ready(mem_ready),
  170. .bram_addr(bram_addr),
  171. .bram_rdata(bram_rdata),
  172. .bram_wdata(bram_wdata),
  173. .bram_wmsk(bram_wmsk),
  174. .bram_we(bram_we),
  175. .spram_addr(spram_addr),
  176. .spram_rdata(spram_rdata),
  177. .spram_wdata(spram_wdata),
  178. .spram_wmsk(spram_wmsk),
  179. .spram_we(spram_we),
  180. .wb_addr(wb_addr),
  181. .wb_wdata(wb_wdata),
  182. .wb_wmsk(wb_wmsk),
  183. .wb_rdata(wb_rdata_flat),
  184. .wb_cyc(wb_cyc),
  185. .wb_we(wb_we),
  186. .wb_ack(wb_ack),
  187. .clk(clk_24m),
  188. .rst(rst)
  189. );
  190. for (i=0; i<WB_N; i=i+1)
  191. assign wb_rdata_flat[i*WB_DW+:WB_DW] = wb_rdata[i];
  192. assign wb_rdata[0] = 0;
  193. assign wb_ack[0] = wb_cyc[0];
  194. // Boot memory
  195. soc_bram #(
  196. .INIT_FILE("boot.hex")
  197. ) bram_I (
  198. .addr(bram_addr),
  199. .rdata(bram_rdata),
  200. .wdata(bram_wdata),
  201. .wmsk(bram_wmsk),
  202. .we(bram_we),
  203. .clk(clk_24m)
  204. );
  205. // Main memory
  206. soc_spram spram_I (
  207. .addr(spram_addr),
  208. .rdata(spram_rdata),
  209. .wdata(spram_wdata),
  210. .wmsk(spram_wmsk),
  211. .we(spram_we),
  212. .clk(clk_24m)
  213. );
  214. // UART
  215. // ----
  216. uart_wb #(
  217. .DIV_WIDTH(12),
  218. .DW(WB_DW)
  219. ) uart_I (
  220. .uart_tx(uart_tx),
  221. .uart_rx(uart_rx),
  222. .bus_addr(wb_addr[1:0]),
  223. .bus_wdata(wb_wdata),
  224. .bus_rdata(wb_rdata[1]),
  225. .bus_cyc(wb_cyc[1]),
  226. .bus_ack(wb_ack[1]),
  227. .bus_we(wb_we),
  228. .clk(clk_24m),
  229. .rst(rst)
  230. );
  231. // SPI
  232. // ---
  233. // Hard-IP
  234. `ifndef SIM
  235. SB_SPI #(
  236. .BUS_ADDR74("0b0000")
  237. ) spi_I (
  238. .SBCLKI(clk_24m),
  239. .SBRWI(sb_rw),
  240. .SBSTBI(sb_stb),
  241. .SBADRI7(sb_addr[7]),
  242. .SBADRI6(sb_addr[6]),
  243. .SBADRI5(sb_addr[5]),
  244. .SBADRI4(sb_addr[4]),
  245. .SBADRI3(sb_addr[3]),
  246. .SBADRI2(sb_addr[2]),
  247. .SBADRI1(sb_addr[1]),
  248. .SBADRI0(sb_addr[0]),
  249. .SBDATI7(sb_di[7]),
  250. .SBDATI6(sb_di[6]),
  251. .SBDATI5(sb_di[5]),
  252. .SBDATI4(sb_di[4]),
  253. .SBDATI3(sb_di[3]),
  254. .SBDATI2(sb_di[2]),
  255. .SBDATI1(sb_di[1]),
  256. .SBDATI0(sb_di[0]),
  257. .MI(sio_miso_i),
  258. .SI(sio_mosi_i),
  259. .SCKI(sio_clk_i),
  260. .SCSNI(1'b1),
  261. .SBDATO7(sb_do[7]),
  262. .SBDATO6(sb_do[6]),
  263. .SBDATO5(sb_do[5]),
  264. .SBDATO4(sb_do[4]),
  265. .SBDATO3(sb_do[3]),
  266. .SBDATO2(sb_do[2]),
  267. .SBDATO1(sb_do[1]),
  268. .SBDATO0(sb_do[0]),
  269. .SBACKO(sb_ack),
  270. .SPIIRQ(sb_irq),
  271. .SPIWKUP(sb_wkup),
  272. .SO(sio_miso_o),
  273. .SOE(sio_miso_oe),
  274. .MO(sio_mosi_o),
  275. .MOE(sio_mosi_oe),
  276. .SCKO(sio_clk_o),
  277. .SCKOE(sio_clk_oe),
  278. .MCSNO3(sio_csn_o[3]),
  279. .MCSNO2(sio_csn_o[2]),
  280. .MCSNO1(sio_csn_o[1]),
  281. .MCSNO0(sio_csn_o[0]),
  282. .MCSNOE3(sio_csn_oe[3]),
  283. .MCSNOE2(sio_csn_oe[2]),
  284. .MCSNOE1(sio_csn_oe[1]),
  285. .MCSNOE0(sio_csn_oe[0])
  286. );
  287. `else
  288. reg [3:0] sim;
  289. assign sb_ack = sb_stb;
  290. assign sb_do = { sim, 4'h8 };
  291. always @(posedge clk_24m)
  292. if (rst)
  293. sim <= 0;
  294. else if (sb_ack & sb_rw)
  295. sim <= sim + 1;
  296. `endif
  297. // IO pads
  298. SB_IO #(
  299. .PIN_TYPE(6'b101001),
  300. .PULLUP(1'b1)
  301. ) spi_io_I[2:0] (
  302. .PACKAGE_PIN ({spi_mosi, spi_miso, spi_clk }),
  303. .OUTPUT_ENABLE({sio_mosi_oe, sio_miso_oe, sio_clk_oe}),
  304. .D_OUT_0 ({sio_mosi_o, sio_miso_o, sio_clk_o }),
  305. .D_IN_0 ({sio_mosi_i, sio_miso_i, sio_clk_i })
  306. );
  307. // Bypass OE for CS_n lines
  308. assign spi_flash_cs_n = sio_csn_o[0];
  309. assign spi_ram_cs_n = sio_csn_o[1];
  310. // Bus interface
  311. assign sb_addr = { 4'h0, wb_addr[3:0] };
  312. assign sb_di = wb_wdata[7:0];
  313. assign sb_rw = wb_we;
  314. assign sb_stb = wb_cyc[2];
  315. assign wb_rdata[2] = { {(WB_DW-8){1'b0}}, wb_cyc[2] ? sb_do : 8'h00 };
  316. assign wb_ack[2] = sb_ack;
  317. // LEDs
  318. // ----
  319. SB_LEDDA_IP led_I (
  320. .LEDDCS(wb_addr[4] & wb_we),
  321. .LEDDCLK(clk_24m),
  322. .LEDDDAT7(wb_wdata[7]),
  323. .LEDDDAT6(wb_wdata[6]),
  324. .LEDDDAT5(wb_wdata[5]),
  325. .LEDDDAT4(wb_wdata[4]),
  326. .LEDDDAT3(wb_wdata[3]),
  327. .LEDDDAT2(wb_wdata[2]),
  328. .LEDDDAT1(wb_wdata[1]),
  329. .LEDDDAT0(wb_wdata[0]),
  330. .LEDDADDR3(wb_addr[3]),
  331. .LEDDADDR2(wb_addr[2]),
  332. .LEDDADDR1(wb_addr[1]),
  333. .LEDDADDR0(wb_addr[0]),
  334. .LEDDDEN(wb_cyc[3]),
  335. .LEDDEXE(led_ctrl[1]),
  336. .PWMOUT0(rgb_pwm[0]),
  337. .PWMOUT1(rgb_pwm[1]),
  338. .PWMOUT2(rgb_pwm[2]),
  339. .LEDDON()
  340. );
  341. SB_RGBA_DRV #(
  342. .CURRENT_MODE("0b1"),
  343. .RGB0_CURRENT("0b000001"),
  344. .RGB1_CURRENT("0b000001"),
  345. .RGB2_CURRENT("0b000001")
  346. ) rgb_drv_I (
  347. .RGBLEDEN(led_ctrl[2]),
  348. .RGB0PWM(rgb_pwm[0]),
  349. .RGB1PWM(rgb_pwm[1]),
  350. .RGB2PWM(rgb_pwm[2]),
  351. .CURREN(led_ctrl[3]),
  352. .RGB0(rgb[0]),
  353. .RGB1(rgb[1]),
  354. .RGB2(rgb[2])
  355. );
  356. always @(posedge clk_24m or posedge rst)
  357. if (rst)
  358. led_ctrl <= 0;
  359. else if (wb_cyc[3] & ~wb_addr[4] & wb_we)
  360. led_ctrl <= wb_wdata[4:0];
  361. assign wb_rdata[3] = { WB_DW{1'b0} };
  362. assign wb_ack[3] = wb_cyc[3];
  363. // USB Core
  364. // --------
  365. // Core
  366. usb #(
  367. .EPDW(32)
  368. ) usb_I (
  369. .pad_dp(usb_dp),
  370. .pad_dn(usb_dn),
  371. .pad_pu(usb_pu),
  372. .ep_tx_addr_0(ep_tx_addr_0),
  373. .ep_tx_data_0(ep_tx_data_0),
  374. .ep_tx_we_0(ep_tx_we_0),
  375. .ep_rx_addr_0(ep_rx_addr_0),
  376. .ep_rx_data_1(ep_rx_data_1),
  377. .ep_rx_re_0(ep_rx_re_0),
  378. .ep_clk(clk_24m),
  379. .bus_addr(ub_addr),
  380. .bus_din(ub_wdata),
  381. .bus_dout(ub_rdata),
  382. .bus_cyc(ub_cyc),
  383. .bus_we(ub_we),
  384. .bus_ack(ub_ack),
  385. .clk(clk_48m),
  386. .rst(rst)
  387. );
  388. // Cross clock bridge
  389. xclk_wb #(
  390. .DW(16),
  391. .AW(12)
  392. ) wb_48m_xclk_I (
  393. .s_addr(wb_addr[11:0]),
  394. .s_wdata(wb_wdata[15:0]),
  395. .s_rdata(wb_rdata[4][15:0]),
  396. .s_cyc(wb_cyc[4]),
  397. .s_ack(wb_ack[4]),
  398. .s_we(wb_we),
  399. .s_clk(clk_24m),
  400. .m_addr(ub_addr),
  401. .m_wdata(ub_wdata),
  402. .m_rdata(ub_rdata),
  403. .m_cyc(ub_cyc),
  404. .m_ack(ub_ack),
  405. .m_we(ub_we),
  406. .m_clk(clk_48m),
  407. .rst(rst)
  408. );
  409. assign wb_rdata[4][31:16] = 16'h0000;
  410. // EP buffer interface
  411. reg wb_ack_ep;
  412. always @(posedge clk_24m)
  413. wb_ack_ep <= wb_cyc[5] & ~wb_ack_ep;
  414. assign wb_ack[5] = wb_ack_ep;
  415. assign ep_tx_addr_0 = wb_addr[8:0];
  416. assign ep_tx_data_0 = wb_wdata;
  417. assign ep_tx_we_0 = wb_cyc[5] & ~wb_ack[5] & wb_we;
  418. assign ep_rx_addr_0 = wb_addr[8:0];
  419. assign ep_rx_re_0 = 1'b1;
  420. assign wb_rdata[5] = wb_cyc[5] ? ep_rx_data_1 : 32'h00000000;
  421. // Warm Boot
  422. // ---------
  423. // Bus interface
  424. always @(posedge clk_24m or posedge rst)
  425. if (rst) begin
  426. boot_now <= 1'b0;
  427. boot_sel <= 2'b00;
  428. end else if (wb_cyc[0] & wb_we & (wb_addr[2:0] == 3'b000)) begin
  429. boot_now <= wb_wdata[2];
  430. boot_sel <= wb_wdata[1:0];
  431. end
  432. // Helper
  433. dfu_helper #(
  434. .TIMER_WIDTH(24),
  435. .BTN_MODE(3),
  436. `ifdef DFU
  437. .DFU_MODE(1)
  438. `else
  439. .DFU_MODE(0)
  440. `endif
  441. ) dfu_helper_I (
  442. .boot_now(boot_now),
  443. .boot_sel(boot_sel),
  444. .btn_pad(btn),
  445. .btn_val(),
  446. .rst_req(),
  447. .clk(clk_24m),
  448. .rst(rst)
  449. );
  450. // Clock / Reset
  451. // -------------
  452. `ifdef SIM
  453. reg clk_48m_s = 1'b0;
  454. reg clk_24m_s = 1'b0;
  455. reg rst_s = 1'b1;
  456. always #10.42 clk_48m_s <= !clk_48m_s;
  457. always #20.84 clk_24m_s <= !clk_24m_s;
  458. initial begin
  459. #200 rst_s = 0;
  460. end
  461. assign clk_48m = clk_48m_s;
  462. assign clk_24m = clk_24m_s;
  463. assign rst = rst_s;
  464. `else
  465. sysmgr sys_mgr_I (
  466. .clk_in(clk_in),
  467. .rst_in(1'b0),
  468. .clk_48m(clk_48m),
  469. .clk_24m(clk_24m),
  470. .rst_out(rst)
  471. );
  472. `endif
  473. endmodule // top