top.v 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * top.v
  3. *
  4. * Copyright (C) 2019 Sylvain Munaut <tnt@246tNt.com>
  5. * All rights reserved.
  6. *
  7. * BSD 3-clause, see LICENSE.bsd
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions are met:
  11. * * Redistributions of source code must retain the above copyright
  12. * notice, this list of conditions and the following disclaimer.
  13. * * Redistributions in binary form must reproduce the above copyright
  14. * notice, this list of conditions and the following disclaimer in the
  15. * documentation and/or other materials provided with the distribution.
  16. * * Neither the name of the <organization> nor the
  17. * names of its contributors may be used to endorse or promote products
  18. * derived from this software without specific prior written permission.
  19. *
  20. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  21. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  22. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  23. * DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  24. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  25. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  26. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  27. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  28. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  29. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. * vim: ts=4 sw=4
  32. */
  33. `default_nettype none
  34. //`define STREAM
  35. `define PATTERN
  36. //`define VIDEO
  37. module top (
  38. // RGB panel PMOD
  39. `ifdef BOARD_ICEBREAKER_SINGLE
  40. output wire hub75_addr_inc,
  41. output wire hub75_addr_rst,
  42. output wire [2:0] hub75_data,
  43. `else
  44. output wire [4:0] hub75_addr,
  45. output wire [5:0] hub75_data,
  46. `endif
  47. output wire hub75_clk,
  48. output wire hub75_le,
  49. output wire hub75_blank,
  50. // SPI Flash interface
  51. `ifdef VIDEO
  52. output wire flash_mosi,
  53. input wire flash_miso,
  54. output wire flash_cs_n,
  55. output wire flash_clk,
  56. `endif
  57. // SPI Slave interface
  58. `ifdef STREAM
  59. input wire slave_mosi,
  60. output wire slave_miso,
  61. input wire slave_cs_n,
  62. input wire slave_clk,
  63. `endif
  64. // PMOD2 buttons
  65. input wire [2:0] pmod_btn,
  66. // Clock
  67. input wire clk_12m
  68. );
  69. // Params
  70. localparam integer N_BANKS = 2;
  71. localparam integer N_ROWS = 32;
  72. localparam integer N_COLS = 64;
  73. localparam integer N_CHANS = 3;
  74. localparam integer N_PLANES = 10;
  75. localparam integer BITDEPTH = 16;
  76. localparam integer LOG_N_BANKS = $clog2(N_BANKS);
  77. localparam integer LOG_N_ROWS = $clog2(N_ROWS);
  78. localparam integer LOG_N_COLS = $clog2(N_COLS);
  79. // Signals
  80. // -------
  81. // Clock / Reset logic
  82. `ifdef NO_PLL
  83. reg [7:0] rst_cnt = 8'h00;
  84. wire rst_i;
  85. `endif
  86. wire clk;
  87. wire clk_2x;
  88. wire rst;
  89. // Frame buffer write port
  90. wire [LOG_N_BANKS-1:0] fbw_bank_addr;
  91. wire [LOG_N_ROWS-1:0] fbw_row_addr;
  92. wire fbw_row_store;
  93. wire fbw_row_rdy;
  94. wire fbw_row_swap;
  95. wire [BITDEPTH-1:0] fbw_data;
  96. wire [LOG_N_COLS-1:0] fbw_col_addr;
  97. wire fbw_wren;
  98. wire frame_swap;
  99. wire frame_rdy;
  100. // Control
  101. reg ctrl_run;
  102. // Hub75 driver
  103. // ------------
  104. hub75_top #(
  105. .N_BANKS(N_BANKS),
  106. .N_ROWS(N_ROWS),
  107. .N_COLS(N_COLS),
  108. .N_CHANS(N_CHANS),
  109. .N_PLANES(N_PLANES),
  110. .BITDEPTH(BITDEPTH),
  111. `ifdef BOARD_ICEBREAKER_SINGLE
  112. .PHY_DDR(2), // DDR data with early edge
  113. .PHY_AIR(3), // Enabled and invert INC
  114. .SCAN_MODE("LINEAR")
  115. `else
  116. .SCAN_MODE("ZIGZAG")
  117. `endif
  118. ) hub75_I (
  119. `ifdef BOARD_ICEBREAKER_SINGLE
  120. .hub75_addr_inc(hub75_addr_inc),
  121. .hub75_addr_rst(hub75_addr_rst),
  122. `else
  123. .hub75_addr(hub75_addr),
  124. `endif
  125. .hub75_data(hub75_data),
  126. .hub75_clk(hub75_clk),
  127. .hub75_le(hub75_le),
  128. .hub75_blank(hub75_blank),
  129. .fbw_bank_addr(fbw_bank_addr),
  130. .fbw_row_addr(fbw_row_addr),
  131. .fbw_row_store(fbw_row_store),
  132. .fbw_row_rdy(fbw_row_rdy),
  133. .fbw_row_swap(fbw_row_swap),
  134. .fbw_data(fbw_data),
  135. .fbw_col_addr(fbw_col_addr),
  136. .fbw_wren(fbw_wren),
  137. .frame_swap(frame_swap),
  138. .frame_rdy(frame_rdy),
  139. .ctrl_run(ctrl_run),
  140. .cfg_pre_latch_len(8'h80),
  141. .cfg_latch_len(8'h80),
  142. .cfg_post_latch_len(8'h80),
  143. .cfg_bcm_bit_len(8'h06),
  144. .clk(clk),
  145. .clk_2x(clk_2x),
  146. .rst(rst)
  147. );
  148. // Only start the scan when we have our first frame
  149. always @(posedge clk or posedge rst)
  150. if (rst)
  151. ctrl_run <= 1'b0;
  152. else
  153. ctrl_run <= ctrl_run | frame_swap;
  154. // Host Streaming
  155. // --------------
  156. `ifdef STREAM
  157. vstream #(
  158. .N_ROWS(N_BANKS * N_ROWS),
  159. .N_COLS(N_COLS),
  160. .BITDEPTH(BITDEPTH)
  161. ) stream_I (
  162. .spi_mosi(slave_mosi),
  163. .spi_miso(slave_miso),
  164. .spi_cs_n(slave_cs_n),
  165. .spi_clk(slave_clk),
  166. .fbw_row_addr({fbw_bank_addr, fbw_row_addr}),
  167. .fbw_row_store(fbw_row_store),
  168. .fbw_row_rdy(fbw_row_rdy),
  169. .fbw_row_swap(fbw_row_swap),
  170. .fbw_data(fbw_data),
  171. .fbw_col_addr(fbw_col_addr),
  172. .fbw_wren(fbw_wren),
  173. .frame_swap(frame_swap),
  174. .frame_rdy(frame_rdy),
  175. .clk(clk),
  176. .rst(rst)
  177. );
  178. `endif
  179. // Pattern generator
  180. // -----------------
  181. `ifdef PATTERN
  182. pgen #(
  183. .N_ROWS(N_BANKS * N_ROWS),
  184. .N_COLS(N_COLS),
  185. .BITDEPTH(BITDEPTH)
  186. ) pgen_I (
  187. .fbw_row_addr({fbw_bank_addr, fbw_row_addr}),
  188. .fbw_row_store(fbw_row_store),
  189. .fbw_row_rdy(fbw_row_rdy),
  190. .fbw_row_swap(fbw_row_swap),
  191. .fbw_data(fbw_data),
  192. .fbw_col_addr(fbw_col_addr),
  193. .fbw_wren(fbw_wren),
  194. .frame_swap(frame_swap),
  195. .frame_rdy(frame_rdy),
  196. .clk(clk),
  197. .rst(rst)
  198. );
  199. `endif
  200. // Video generator (from SPI flash)
  201. // ---------------
  202. `ifdef VIDEO
  203. // Signals
  204. // SPI reader interface
  205. wire [23:0] sr_addr;
  206. wire [15:0] sr_len;
  207. wire sr_go;
  208. wire sr_rdy;
  209. wire [7:0] sr_data;
  210. wire sr_valid;
  211. // UI
  212. wire btn_up;
  213. wire btn_mode;
  214. wire btn_down;
  215. // Main video generator / controller
  216. vgen #(
  217. .ADDR_BASE(24'h040000),
  218. .N_FRAMES(30),
  219. .N_ROWS(N_BANKS * N_ROWS),
  220. .N_COLS(N_COLS),
  221. .BITDEPTH(BITDEPTH)
  222. ) vgen_I (
  223. .sr_addr(sr_addr),
  224. .sr_len(sr_len),
  225. .sr_go(sr_go),
  226. .sr_rdy(sr_rdy),
  227. .sr_data(sr_data),
  228. .sr_valid(sr_valid),
  229. .fbw_row_addr({fbw_bank_addr, fbw_row_addr}),
  230. .fbw_row_store(fbw_row_store),
  231. .fbw_row_rdy(fbw_row_rdy),
  232. .fbw_row_swap(fbw_row_swap),
  233. .fbw_data(fbw_data),
  234. .fbw_col_addr(fbw_col_addr),
  235. .fbw_wren(fbw_wren),
  236. .frame_swap(frame_swap),
  237. .frame_rdy(frame_rdy),
  238. .ui_up(btn_up),
  239. .ui_mode(btn_mode),
  240. .ui_down(btn_down),
  241. .clk(clk),
  242. .rst(rst)
  243. );
  244. // SPI reader to fetch frames from flash
  245. spi_flash_reader spi_reader_I (
  246. .spi_mosi(flash_mosi),
  247. .spi_miso(flash_miso),
  248. .spi_cs_n(flash_cs_n),
  249. .spi_clk(flash_clk),
  250. .addr(sr_addr),
  251. .len(sr_len),
  252. .go(sr_go),
  253. .rdy(sr_rdy),
  254. .data(sr_data),
  255. .valid(sr_valid),
  256. .clk(clk),
  257. .rst(rst)
  258. );
  259. // UI
  260. glitch_filter #( .L(8) ) gf_down_I (
  261. .pin_iob_reg(pmod_btn[0]),
  262. .cond(1'b1),
  263. .rise(btn_down),
  264. .clk(clk),
  265. .rst(rst)
  266. );
  267. glitch_filter #( .L(8) ) gf_mode_I (
  268. .pin_iob_reg(pmod_btn[1]),
  269. .cond(1'b1),
  270. .rise(btn_mode),
  271. .clk(clk),
  272. .rst(rst)
  273. );
  274. glitch_filter #( .L(8) ) gf_up_I (
  275. .pin_iob_reg(pmod_btn[2]),
  276. .cond(1'b1),
  277. .rise(btn_up),
  278. .clk(clk),
  279. .rst(rst)
  280. );
  281. `endif
  282. // Clock / Reset
  283. // -------------
  284. `ifdef NO_PLL
  285. always @(posedge clk)
  286. if (~rst_cnt[7])
  287. rst_cnt <= rst_cnt + 1;
  288. wire rst_i = ~rst_cnt[7];
  289. SB_GB clk_gbuf_I (
  290. .USER_SIGNAL_TO_GLOBAL_BUFFER(clk_12m),
  291. .GLOBAL_BUFFER_OUTPUT(clk)
  292. );
  293. SB_GB rst_gbuf_I (
  294. .USER_SIGNAL_TO_GLOBAL_BUFFER(rst_i),
  295. .GLOBAL_BUFFER_OUTPUT(rst)
  296. );
  297. `else
  298. sysmgr sys_mgr_I (
  299. .clk_in(clk_12m),
  300. .rst_in(1'b0),
  301. .clk_out(clk),
  302. .clk_2x_out(clk_2x),
  303. .rst_out(rst)
  304. );
  305. `endif
  306. endmodule // top