sysmgr.v 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. /*
  2. * sysmgr.v
  3. *
  4. * vim: ts=4 sw=4
  5. *
  6. * Copyright (C) 2019 Sylvain Munaut <tnt@246tNt.com>
  7. * All rights reserved.
  8. *
  9. * BSD 3-clause, see LICENSE.bsd
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions are met:
  13. * * Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer.
  15. * * Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * * Neither the name of the <organization> nor the
  19. * names of its contributors may be used to endorse or promote products
  20. * derived from this software without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  23. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  26. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  27. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  28. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  29. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  31. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. */
  33. `default_nettype none
  34. module sysmgr (
  35. input wire clk_in,
  36. input wire rst_in,
  37. output wire clk_24m,
  38. output wire clk_48m,
  39. output wire rst_out
  40. );
  41. // Signals
  42. wire pll_lock;
  43. wire pll_reset_n;
  44. wire clk_24m_i;
  45. wire clk_48m_i;
  46. wire rst_i;
  47. reg [3:0] rst_cnt;
  48. // PLL instance
  49. SB_PLL40_2F_PAD #(
  50. .DIVR(4'b0000),
  51. .DIVF(7'b0111111),
  52. .DIVQ(3'b100),
  53. .FILTER_RANGE(3'b001),
  54. .FEEDBACK_PATH("SIMPLE"),
  55. .DELAY_ADJUSTMENT_MODE_FEEDBACK("FIXED"),
  56. .FDA_FEEDBACK(4'b0000),
  57. .SHIFTREG_DIV_MODE(2'b00),
  58. .PLLOUT_SELECT_PORTA("GENCLK"),
  59. .PLLOUT_SELECT_PORTB("GENCLK_HALF"),
  60. .ENABLE_ICEGATE_PORTA(1'b0),
  61. .ENABLE_ICEGATE_PORTB(1'b0)
  62. ) pll_I (
  63. .PACKAGEPIN(clk_in),
  64. .PLLOUTCOREA(),
  65. .PLLOUTGLOBALA(clk_48m_i),
  66. .PLLOUTCOREB(),
  67. .PLLOUTGLOBALB(clk_24m_i),
  68. .EXTFEEDBACK(1'b0),
  69. .DYNAMICDELAY(8'h00),
  70. .RESETB(pll_reset_n),
  71. .BYPASS(1'b0),
  72. .LATCHINPUTVALUE(1'b0),
  73. .LOCK(pll_lock),
  74. .SDI(1'b0),
  75. .SDO(),
  76. .SCLK(1'b0)
  77. );
  78. assign clk_24m = clk_24m_i;
  79. assign clk_48m = clk_48m_i;
  80. // PLL reset generation
  81. assign pll_reset_n = ~rst_in;
  82. // Logic reset generation
  83. always @(posedge clk_24m_i or negedge pll_lock)
  84. if (!pll_lock)
  85. rst_cnt <= 4'h0;
  86. else if (~rst_cnt[3])
  87. rst_cnt <= rst_cnt + 1;
  88. assign rst_i = ~rst_cnt[3];
  89. SB_GB rst_gbuf_I (
  90. .USER_SIGNAL_TO_GLOBAL_BUFFER(rst_i),
  91. .GLOBAL_BUFFER_OUTPUT(rst_out)
  92. );
  93. endmodule // sysmgr